A Power Efficient Test Data Compression Method for SoC using Alternating Statistical Run-Length Coding

نویسندگان

  • Haiying Yuan
  • Kun Guo
  • Xun Sun
  • Zijian Ju
چکیده

A power efficient System-on-a-Chip test data compressionmethod using alternating statistical run-length coding is proposed. To effectively reduce test power dissipation, the test set is firstly preprocessed by 2D reordering scheme. To further improve the compression ratio, 4 m partitioning of the runs and a smart filling of the don’t care bits provide the nice results, and alternating statistical run-length coding scheme is developed to encode the preprocessed test set. In addition, a simple decoder is obtained which consumed a little area overhead. The benchmark circuits verify the proposed power efficient coding method well. Experimental results show it obtains a high compression ratio, low scan-in test power dissipation and little extra area overhead during System-on-a-Chip scan testing.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A unified approach to reduce SOC test data volume, scan power and testing time

We present a test resource partitioning (TRP) technique that simultaneously reduces test data volume, test application time, and scan power. The proposed approach is based on the use of alternating run-length codes for test data compression. We present a formal analysis of the amount of data compression obtained using alternating run-length codes. We show that a careful mapping of the don’t-car...

متن کامل

Alternating Frequency-Directed Equal-Run-Length Coding

This chapter presents a new encoding scheme called alternating frequency-directed equal-run-length (AFDER) coding for test data compression. This encoding scheme together with nine-coded compression technique enhance the test data compression ratio. In the first stage, the pre-generated test cubes with unspecified bits are encoded using nine-coded compression scheme. Later, the proposed encodin...

متن کامل

A hybrid test compression technique for efficient testing of systems-on-a-chip

One of the major challenges in testing a System-on-a-Chip (SOC) is dealing with the large test data size. To reduce the volume of test data, several efficient test data compression techniques have been recently proposed. In this paper, we propose hybrid test compression techniques that combine the Geometric-Primitives-Based compression technique with the frequency-directed run-length (FDR) and ...

متن کامل

System-on-a-chip Test Data Compression and Decompression Architectures Based on Golomb Codes 1

We present a new test data compression method and decompression architecture based on variable-to-variable-length Golomb codes. The proposed method is especially suitable for encoding precomputed test sets for embedded cores in a system-on-a-chip (SOC). The major advantages of Golomb coding of test data include very high compression, analytically predictable compression results, and a low-cost ...

متن کامل

System-on-a-chip test-data compression and decompressionarchitectures based on Golomb codes

We present a new test-data compression method and decompression architecture based on variable-to-variable-length Golomb codes. The proposed method is especially suitable for encoding precomputed test sets for embedded cores in a system-on-a-chip (SoC). The major advantages of Golomb coding of test data include very high compression, analytically predictable compression results, and a low-cost ...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • J. Electronic Testing

دوره 32  شماره 

صفحات  -

تاریخ انتشار 2016