A 1-V 10.7-MHz Fourth-Order Bandpass Modulators Using Two Switched Opamps

نویسنده

  • Chien-Hung Kuo
چکیده

A 1-V 10.7-MHz fourth-order bandpass delta-sigma modulator using two switched opamps (SOPs) is presented. The 3/4 sampling frequency and the double-sampling techniques are adapted for this modulator to relax the required clocking rate. The presented modulator can not only reduce the number of SOPs, but also the number of capacitors. It has been implemented in 0.25m 1P5M CMOS process with MIM capacitors. The modulator can receive 10.7-MHz IF signals by using a clock frequency of 7.13 MHz. A dynamic range of 62 dB within bandwidth of 200 kHz is achieved and the power consumption of 8.45 mW is measured at 1-V supply voltage. The image tone can be suppressed by 44 dB with respect to the carrier. The in-band third-order intermodulation (IM3) distortion is 65 dBc below the desired signal.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Switched-Capacitor Bandpass Delta-Sigma A/D Modulation at 10.7MHz

Frank W. Singor and W. Martin Snelgrove* Department of Electrical and Computer Engineering, University of Toronto, Toronto, Canada M5S 1A4 * Department of Electronics, Carleton University, Ottawa, Canada K1S 5B6 ABSTRACT Two second-order bandpass delta-sigma A/D modulators have been implemented in a BiCMOS process [1] to demonstrate the feasibility of converting a 10.7 MHz radio IF signal to di...

متن کامل

A 0.9-V 10.7-MHz 3.6-mW Bandpass ∆Σ Modulator Using Unity-Gain-Reset Opamps

ABSTRACT—A low-voltage and low-power bandpass ∆Σ modulator is described. In this design, two novel ideas are incorporated: unity-gain-reset and integrating-two-path techniques. A test chip, realized in a 0.35-μm CMOS process and clocked at both 20 and 40MHz, provided a dynamic range DR=45dB and a signal-to-noise+distortion-ratio SNDR=36dB for a 100-kHz signal bandwidth at 5MHz center frequency,...

متن کامل

Reducing the Power Consumption in High-Speed Bandpass Modulators

Power consumption is a key point in the design of high-speed switched capacitor (SC) circuits, which efficiently implement a number of analog functions. Among them, SC modulators are very popular for analog-to-digital conversion. In this kind of circuit, operational amplifiers are the most consuming cells because of their requirements in terms of dc-gain and unity-gain frequency. An operational...

متن کامل

Low-Voltage High-Speed Switched-Capacitor Circuits Without Voltage Bootstrapper

Low-voltage high-speed switched-capacitor (SC) circuit design without using voltage bootstrapper is presented. The basic building block used for low-voltage SC circuit design is the auto-zeroed integrator (AZI), which can work at both low voltage and high sampling frequency. With this method, two low-voltage SC systems were successfully designed and implemented in 1.2m CMOS technology. The firs...

متن کامل

A 1-V 10-MHz Clock-Rate 13-Bit CMOS Modulator Using Unity-Gain-Reset Opamps

The problem of low-voltage operation of switched-capacitor circuits is discussed, and several solutions based on using unity-gain-reset of the opamps are proposed. Due to the feedback structure, the opamps do not need to be switched off during the reset phase of the operation, and hence can be clocked at a high rate. A low-voltage modulator, incorporating pseudodifferential unity-gain-reset opa...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2009