Dynamic Noise Margin Analysis of a Low Voltage Swing 8T SRAM Cell for Write Operation
نویسندگان
چکیده
This paper presents the analysis of dynamic noise margin of proposed 8T static random access memory (SRAM) cell. The proposed SRAM cell has two voltage sources, one connected to the bit line and the other is connected to bitbar line. These voltage sources are used to reduce the swing voltage at the output nodes. This reduction of swing voltage causes the reduction in dynamic power dissipation of the proposed SRAM cell during switching activity. The dynamic noise margin (DNM) analysis is carried out and the results are compared with those of conventional 6T SRAM cell and existing 10T SRAM cell for different word line pulse widths. The proposed SRAM cell has higher value of DNM which ensures the higher stability than 6T and 10T SRAM cells. Simulation has been done in 65nm environment with a power supply of 1V. Microwind 3.1 is used for simulation purpose.
منابع مشابه
Design And Implementation of 8T SRAM cell for Analysis of DC Noise Margin during Write Operation
This paper focuses on the DC noise margin analysis and read/write failure analysis of the proposed 8T low power SRAM cell. In the proposed structure two voltage sources, one connected with the Bit line and the other connected with the Bit bar line for reducing the voltage swing during the switching activity. These two extra voltage sources will control the voltage swing on the output node and i...
متن کاملLow Leakage Asynchronous PP based Single Ended 8T SRAM bit-cell at 45nm CMOS Technology
Low power SRAM memory designs has become challenging for portable device applications. Semiconductor/ VLSI industry growth has exponentially demanding low leakage power SRAM designs for high performance chips and microprocessors. To get optimized standard cell memory design for battery operated devices at deep sub micron CMOS technology, a low leakage Asynchronous 8T SRAM is proposed. In this p...
متن کاملA Novel 8T SRAM Cell with Improved Read and Write Margins
A highly stable 8T SRAM cell is presented to improve the Static Noise Margin (SNM). The proposed 8T SRAM cell uses a single-bit line structure to perform read and write operation. The design enhances the write ability by breaking-up the feedback loop of the inverter pair. It also improves the read stability by eliminating the effects from the bit-line. The simulations show that the proposed 8T ...
متن کاملNew SRAM Cell Design for Low Power and High Reliability using 32nm Independent Gate FinFET Technology
This paper proposes new methods for SRAM cell design in FinFET technology. One of the most important features of FinFET is that the independent front and back gates can be biased differently to control the current and the device threshold voltage. By controlling the back gate voltage of a FinFET, a SRAM cell can be designed for low power consumption. This paper proposes a new 8T (8 transistors)...
متن کاملComparative Parametric Analysis for Stability of 6t and 8t Sram Cell
As the technology is improving , channel length of MOSFET is scaling down. In this environment stability of SRAM becomes the major concern for future technology. Static noise margin (SNM)[1] plays a vital role in stability of SRAM[2]. This paper gives an introduction to the “8T SRAM cell”[3]. It includes the Implementation, characterization and analysis of 8T SRAM cell and its comparison with t...
متن کامل