Real-time fault injection using enhanced on-chip debug infrastructures

نویسندگان

  • André V. Fidalgo
  • Manuel G. Gericota
  • Gustavo Ribeiro Alves
  • José M. Ferreira
چکیده

0141-9331/$ see front matter 2010 Elsevier B.V. A doi:10.1016/j.micpro.2010.10.002 ⇑ Corresponding author. Tel.: +351 228340500; fax E-mail addresses: [email protected] (A.V. Fidalgo), mg [email protected] (G.R. Alves), [email protected] (J.M. Ferreir The rapid increase in the use of microprocessor-based systems in critical areas, where failures imply risks to human lives, to the environment or to expensive equipment, significantly increased the need for dependable systems, able to detect, tolerate and eventually correct faults. The verification and validation of such systems is frequently performed via fault injection, using various forms and techniques. However, as electronic devices get smaller and more complex, controllability and observability issues, and sometimes real time constraints, make it harder to apply most conventional fault injection techniques. This paper proposes a fault injection environment and a scalable methodology to assist the execution of real-time fault injection campaigns, providing enhanced performance and capabilities. Our proposed solutions are based on the use of common and customized on-chip debug (OCD) mechanisms, present in many modern electronic devices, with the main objective of enabling the insertion of faults in microprocessor memory elements with minimum delay and intrusiveness. Different configurations were implemented starting from basic Components Off-The-Shelf (COTS) microprocessors, equipped with real-time OCD infrastructures, to improved solutions based on modified interfaces, and dedicated OCD circuitry that enhance fault injection capabilities and performance. All methodologies and configurations were evaluated and compared concerning performance gain and silicon overhead. 2010 Elsevier B.V. All rights reserved.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

An Enhanced Debugger for Real-Time Fault Injection

This paper presents a case study on the reuse of the on chip debug infrastructures, present in most recent microprocessors, to execute real time fault injection campaigns. It is based on a debugger customized for fault injection and designed for maximum performance and flexibility. The developed methodology can be applied on the verification of dependable systems.

متن کامل

Real Time Fault Injection Using On Chip Debug Infrastructures – A Case Study

As electronic devices get smaller and more complex, dependability assurance is becoming fundamental for many mission critical computer based systems. This paper presents a case study on the possibility of using the on-chip debug infrastructures present in most current microprocessors to execute real time fault injection campaigns. The proposed methodology is based on a debugger customized for f...

متن کامل

The Real-time Debug of Embedded Systems Using Dynamic On-chip Emulation

System-on-chip (SoC) technology has ushered in a new era of design and test methodologies. Of particular interest in this paper is the SoC application specific integrated circuit (ASIC) that incorporates a deeply embedded microprocessor (μP) and typically a digital signal processor (DSP). Whereas the rapid development and simulation of these systems and their associated software is fully suppor...

متن کامل

INERTE: Integrated NExus-Based Real-Time Fault Injection Tool for Embedded Systems

Software implemented fault injection techniques (SWIFI) enable emulation of hardware and software faults. This emulation can be based on debugging mechanisms of general purpose processors [1] or in special debugging ports of embedded processors [2]. A well-known drawback of existing SWIFI tools rely on the temporal overhead introduced in the target system. This overhead is a problem when valida...

متن کامل

Fast and Low-Cost Instruction-Aware Fault Injection

In order to assess the robustness of software-based fault-tolerance methods, extensive tests have to be performed that inject faults, such as bit flips, into hardware components of a running system. Fault injection commonly uses either system simulations, resulting in execution times orders of magnitude longer than on real systems, or exposes a real system to error sources like radiation. This ...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • Microprocessors and Microsystems - Embedded Hardware Design

دوره 35  شماره 

صفحات  -

تاریخ انتشار 2011