Realistic-Faults Mapping Scheme for the Fault Simulation of Integrated Analogue CMOS Circuits
نویسنده
چکیده
common use is the distinction into two (abstract) fault models: A new fault modelling scheme for integrated analogue general the "Single Hard Fault Model (SHFM)" and the CMOS circuits referred to as Local Layout Realistic Fault Mapping is introduced. It is aimed at realistic fault 1 assumptions prior to the final layout by investigating typical “local” layout structures of analogue designs. Specific defects are assumed and their electrical failure modes are evaluated and mapped onto appropriate model faults. It is shown that some assumed hard faults at the schematic level are unrealistic and unlikely and that new types of fault constellations emerge including multiple or complex faults. Beside the different distribution of faults the overall number of faults decreases whereof additional realistic soft faults emerge. For an operational CMOS amplifier the overall number of 47 single hard faults assumed at schematic level dropped to 27 realistic and likely hard faults.
منابع مشابه
Layout Level Design for Testability Strategy Applied to a CMOS Cell Library
The LLDFT rules used in this work allow to avoid some hard to detect faults or even undetectable faults on a cell library by modifying the cell layout whithout changing their behaviour and achieving a good level of reliability. These rules avoid some open faults or reduce their appearance probability. The main purpose has been to apply that set of LLBFT rules on the cells of the library designe...
متن کاملA Fault Dictionary-Based Fault Diagnosis Approach for CMOS Analog Integrated Circuits
In this paper, we propose a simulation-before-test (SBT) fault diagnosis methodology based on the use of a fault dictionary approach. This technique allows the detection and localization of the most likely defects of open-circuit type occurring in Complementary Metal–Oxide–Semiconductor (CMOS) analog integrated circuits (ICs) interconnects. The fault dictionary is built by simulating the most l...
متن کاملAccurate and E cient Fault Simulation of Realistic CMOS Network Breaks
{ We present a new fault simulation algorithm for realistic break faults in the p-networks and n-networks of static CMOS cells. We show that Miller eeects can invalidate a test just as charge sharing can, and we present a new charge-based approach that ee-ciently and accurately predicts the worst case eeects of Miller capacitances and charge sharing together. Results on running our fault simula...
متن کاملAn efficient CMOS bridging fault simulator: with SPICE accuracy
This paper presents an alternative modeling and simulation method for CMOS bridging faults. The significance of the method is the introduction of a set of generic-bridge tables which characterize the bridged outputs for each bridge and a set of generic-cell tables which characterize how each cell propagates a logically undefined input. These two sets of tables are derived dynamically for a spec...
متن کاملTestability enhancement using physical design rules in a CMOS cell library
The continuous evolution and improvement of CMOS technology provokes tha t certain physical failures are not accurately represented by the traditional stuck-at fault model [1]. During fabricating of an IC, disturbances in the process and contaminants (dust particles,...) may cause an incorrect behavior. The following types of defects have been reported as pr imary causes of CMOS IC failure: bri...
متن کامل