Adaptive 3D-IC TSV Fault Tolerance Structure Generation
نویسندگان
چکیده
In three dimensional integrated circuits (3D-ICs), through silicon via (TSV) is a critical technique in providing vertical connections. However, the yield and reliability is one of the key obstacles to adopt the TSV based 3D-ICs technology in industry. Various fault-tolerance structures using spare TSVs to repair faulty functional TSVs have been proposed in literature for yield and reliability enhancement, but a valid structure cannot always be found due to the lack of effective generation methods for fault-tolerance structures. In this paper, we focus on the problem of adaptive fault-tolerance structure generation. Given the relations between functional TSVs and spare TSVs, we first calculate the maximum number of tolerant faults in each TSV group. Then we propose an integer linear programming (ILP) based model to construct adaptive fault-tolerance structure with minimal multiplexer delay overhead and hardware cost. We further develop a speed-up technique through efficient min-cost-max-flow (MCMF) model. All the proposed methodologies are embedded in a top-down TSV planning framework to form functional TSV groups and generate adaptive faulttolerance structures. Experimental results show that, compared with state-of-the-art, the number of spare TSVs used for fault tolerance can be effectively reduced.
منابع مشابه
FT-Z-OE: A Fault Tolerant and Low Overhead Routing Algorithm on TSV-based 3D Network on Chip Links
Three-dimensional Network-On-Chips (3D NOC) are the most efficient communication structures for complex multi-processor System-On-Chips (SOC). Such structures utilize short vertical interconnects in 3D ICs together with scalability of NOC to improve performance of communications in SOCs. By scaling trends in 3D integration, probability of fault occurrence increases that leads to low yield of li...
متن کاملReliability of key technologies in 3D integration
3D IC packaging offers miniaturization, high performance, low power dissipation, high density and heterogeneous integration. Through-silicon via (TSV) and bonding technologies are the key technologies of 3D IC, and the corresponding reliability has to be well evaluated and qualified before real production applications. This paper reviews the emerging 3D interconnection technologies in worldwide...
متن کاملA novel thermal-aware structure of TSV cluster in 3D IC
Article history: Received 8 November 2015 Received in revised form 1 March 2016 Accepted 4 March 2016 Available online 5 March 2016 Although thermal-aware Through Silicon Via (TSV) cluster's behavior has been studied extensively, the structure of TSV cluster,which is also critical for heat dissipation in ThreeDimensional IntegratedCircuit (3D IC), is ignored. In this paper, a novel structure of...
متن کامل3D IC and Through-Silicon-Via (TSV) Reliability
this report shows the survey of reliability of 3D IC manufactory and its robustness. Firstly, we consider the reliability of the manufactory of 3D IC. The process-induced thermal stresses around TSVs raise serious reliability issues such as Si cracking and performance degradation of devices. Finite element analysis (FEA) combined with analytical methods is introduced to investigate this issue, ...
متن کاملElectrical Characterization of 3d Stacked Tsv with Voids
Through-silicon via (TSV) is a key component for the vertical interconnection of a 3D IC which can provide a significant performance improvement with greatly reduced physical length of channels among vertically integrated chips. TSV technology is used both in three-dimensional stacked ICs (3D-SICs), as well as in so-called 2.5D-SICs and supports high performance, small footprint and lower power...
متن کامل