An Advanced and Area Optimized L.U.T Design using A.P.C. and O.M.S
نویسندگان
چکیده
In this paper, an efficient algorithm for optimizing the size of a LUT required for the direct storage of complex computational values and a FIR System based on optimized LUT is implemented. So far, many algorithms have been implemented for optimizing Look-up-tables (substitute the multiply and accumulate structures contained in FPGAs) of DSP cores in FPGAs. In this paper, a new method “A-OMS LUT” is presented to provide better performance than the previously specified methods [3, 5, 6]. In addition, a simple FIR filter is implemented through an A-OMS algorithm using Look Up Tables (LUT) for high-speed computations in FPGAs and is applicable for Communication Technologies i.e. wireless technology especially for spectrum sensing techniques in cognitive radio of a Software Defined Radio and like-wise. Further, the memory optimization process based on A-OMS LUT algorithm is shown, which further enhances the system performance in terms of speed and area that doubles the transmission rate, increasing the overall throughput. Finally, the experimental results show more than 30% of saving in area-delay product with a transmission speed of twice that of the conventional methods. Xilinx synthesis tools are used to implement the entire design process and is simulated using Xilinx ISE 7.1 Project Navigator.
منابع مشابه
An Optimized Design of a Single Effect Absorption Solar Chiller for an Energy Consuming Optimized Designed Residential Building
Traditional fossil fuels lead to environmental problems and are also depleting. A significant portion of global energy consumption is due to building’s air conditioning. Nowadays there is a great attention toward renewable and sustainable energy sources to support the buildings energy requirements. In this study, a solar cooling machine was designed for a three-floor residential building under ...
متن کاملFPGA Can be Implemented Using Advanced Encryption Standard Algorithm
This paper mainly focused on implementation of AES encryption and decryption standard AES-128. All the transformations of both Encryption and Decryption are simulated using an iterativedesign approach in order to minimize the hardware consumption. This method can make it avery low-complex architecture, especially in saving the hardware resource in implementing theAES InverseSub Bytes module and...
متن کاملNew Low Cost Printed Antenna CPW-Fed for Global Positioning System, Personal Communication System and Worldwide Interoperability for Microwave Access Band Applications (TECHNICAL NOTE)
This paper presents a new design of a CPW-Fed multi bands planar antenna. This antenna can be integrated easily with passive and active elements. The proposed antenna is suitable to operate for GPS, PCS and WiMAX bands. Its entire area is 52.3x52.6mm2 and is employed on an FR-4 epoxy substrate and fed by a 50 Ohm coplanar line. The antenna parameters have been analyzed and optimized by using AD...
متن کاملOptimized Standard Cell Generation for Static CMOS Technology
Fabrication of an integrated circuit with smaller area, besides reducing the cost of manufacturing, usually causes a reduction in the power dissipation and propagation delay. Using the static CMOS technology to fabricate a circuit that realizes a specific logic function and occupies a minimum space, it must be implemented with continuous diffusion runs. Therefore, at the design stage, an Euleri...
متن کاملOptimized Standard Cell Generation for Static CMOS Technology
Fabrication of an integrated circuit with smaller area, besides reducing the cost of manufacturing, usually causes a reduction in the power dissipation and propagation delay. Using the static CMOS technology to fabricate a circuit that realizes a specific logic function and occupies a minimum space, it must be implemented with continuous diffusion runs. Therefore, at the design stage, an Euleri...
متن کامل