Performance Implications of NoCs on 3D-Stacked Memories: Insights from the Hybrid Memory Cube
نویسندگان
چکیده
Memories that exploit three-dimensional (3D)stacking technology, which integrate memory and logic dies in a single stack, are becoming popular. These memories, such as Hybrid Memory Cube (HMC), utilize a network-on-chip (NoC) design for connecting their internal structural organizations. This novel usage of NoC, in addition to aiding processing-inmemory capabilities, enables numerous benefits such as high bandwidth and memory-level parallelism. However, the implications of NoCs on the characteristics of 3D-stacked memories in terms of memory access latency and bandwidth have not been fully explored. This paper addresses this knowledge gap by (i) characterizing an HMC prototype on the AC-510 accelerator board and revealing its access latency behaviors, and (ii) by investigating the implications of such behaviors on system and software designs.
منابع مشابه
HMC-Sim-2.0: A co-design infrastructure for exploring custom memory cube operations
The recent advent of stacked memory devices has led to a resurgence of research associated with the fundamental memory hierarchy and associated memory pipeline. The bandwidth advantages provided by stacked logic and DRAM devices have inspired research associated with eliminating the bandwidth bottlenecks associated with many applications in high performance computing. These augmented memory sub...
متن کاملA Case for Near Memory Computation Inside the Smart Memory Cube
3D integration of solid-state memories and logic, as demonstrated by the Hybrid Memory Cube (HMC), offers major opportunities for revisiting near-memory computation and gives new hope to mitigate the power and performance losses caused by the “memory wall”. In this paper we present the first exploration steps towards design of the Smart Memory Cube (SMC), a new Processor-in-Memory (PIM) archite...
متن کاملHybrid Electric/Photonic Networks for Scientific Applications on Tiled CMPs
As multiprocessors scale to unprecedented numbers of cores in order to sustain performance growth, it is vital that the gains in speed not come with increasingly high energy consumption. Recent advances in 3D Integration (3DI) CMOS technology have made possible hybrid photonic networks-on-chip (NoC), which have the potential to result in high performance while consuming much less power than an ...
متن کاملPerformance Exploration of the Hybrid Memory Cube
Title of dissertation: PERFORMANCE EXPLORATION OF THE HYBRID MEMORY CUBE Paul Rosenfeld, Doctor of Philosophy, 2014 Dissertation directed by: Bruce Jacob Department of Electrical Engineering The Hybrid Memory Cube (HMC) is an emerging main memory technology that leverages advances in 3D fabrication techniques to create a memory device with several DRAM dies stacked on top of a CMOS logic layer....
متن کاملA Logic-base Interconnect for Supporting Near Memory Computation in the Hybrid Memory Cube
Hybrid Memory Cube (HMC) has promised to improve bandwidth, power consumption, and density for nextgeneration main memory systems. In addition, 3D integration gives a “second shot” for revisiting near memory computation to fill the gap between the processors and memories. In this paper, we study the concept of “Smart Memory Cube (SMC)”, a fully backward compatible and modular extension to the s...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- CoRR
دوره abs/1707.05399 شماره
صفحات -
تاریخ انتشار 2017