IEEE Std 1149.6 Implementation for a XAUI-to-Serial 10-Gbps Transceiver
نویسنده
چکیده
The design, implementation and verification of IEEE Std 1149.6 IP for a transceiver manufactured with 90 nm technology and using Current Mode Logic (CML) are challenging because (i) CML has high operating frequency, (ii) CML has very low operating voltage range, and (iii) CML is inherently a differential type of circuitry. This paper describes how major building blocks of IEEE Std 1149.6 IP—such as input test receiver, boundary scan register containing new AC boundary scan cells, output test signal generation circuitry, and modified TAP controller—were implemented and verified. Third-party CAD tools typically used for IEEE Std 1149.1 IP generation were used for this implementation.
منابع مشابه
First IC Validation of IEEE Std. 1149.6
This paper provides proof of concept for the newly-approved 1149.6 standard by investigating the first silicon implementation of the test receiver. EXTEST and EXTEST_PULSE tests were applied to functional channels as well as channels with a set of externally-induced hard defects. All valid signals were correctly received, and all defects were detected, thus validating both 1149.6’s anticipated ...
متن کاملThe Evolution of High-Speed Transceiver Technology
The Internet revolution has led to a massive increase in data traffic. This trend is set to continue; over the next few years and it is likely that 95% of all communication traffic will shift to data. The need to support high bandwidth traffic has required that equipment performance grow at an exponential rate. WAN equipment which only two years ago operated at speeds of OC-48 (2.5Gbps) now run...
متن کاملIEEE 1149.6 - A Practical Perspective
The IEEE 1149.6 standard was approved in March of 2003. The standard extends the capability of the IEEE 1149.1 standard to include AC-coupled and/or differential nets. These nets are predominant in new, multi-gigabit serial technology. This paper will present a short overview of the 1149.6 standard and the issues that it addresses. The paper will then discuss design, verification and test consi...
متن کاملDesign and Implementation of IEEE 1149.6
This paper describes the process of implementation of IEEE 1149.6 to an existing commercial high-speed interface device. The first part explains the circuit design decisions made during the definition phase. The insertion of the test circuitry had to be carefully implemented to co-exist with the mission mode circuitry. The second part describes the effect of the test circuit on the high-speed m...
متن کاملDesignCon 2007 Serial Protocol Compliance of an FPGA-Integrated Mixed-Signal Transceiver
The system-level protocol verification of a high-end FPGA with an embedded high-speed serial interface (HSSI) poses challenges that are comparable to and arguably exceed those encountered in ASIC-like verification flows. A single high-end FPGA device with embedded transceivers is designed to provide dedicated hard intellectual property (IP) support for a wide range of industry protocols and app...
متن کامل