A Survey on Leakage Power Reduction Techniques by Using Power Gating Methodology

نویسندگان

  • Pramod Kumar
  • Augustine Fletcher
چکیده

As the technology moves into deep sub-micron region, the power consumption of the integrated circuit will be more. In the current technologies, the leakage power is the major part in the total power consumption. Power gating is a technique which is used to reduce the leakage power by shutting off the idle logic blocks using sleep transistors. Different power gating methods are available now. These helps in reducing the power, delay and switching time of the logics. This survey paper mentions some important power gating techniques and its comparison. Keywords— CMOS, MTCMOS, power gating, threshold voltage, sleep mode etc.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Low Dropout Based Noise Minimization of Active Mode Power Gated Circuit

Power gating technique reduces leakage power in the circuit. However, power gating leads to large voltage fluctuation on the power rail during power gating mode to active mode due to the package inductance in the Printed Circuit Board. This voltage fluctuation may cause unwanted transitions in neighboring circuits. In this work, a power gating architecture is developed for minimizing power in a...

متن کامل

A Survey on Static Power Reduction Techniques in Asynchronous Circuits

With the technology down scaling the area of each device in a chip reduces. Lesser area increases the power consumption. In current technologies leakage current is the major part in power consumption. Power gating is a technique which has been used to reduce leakage power by shutting off the power when no activity done by the logic. These helps to reduce the power consumption, delay and switchi...

متن کامل

Integration of Bus Specific Clock Gating and Power Gating

In integrated circuits a gargantuan portion of chip power is mostly consumed by clocking systems which comprises of flipflops, latches and clock distribution networks. The two most widely used techniques for the reduction of dynamic and leakage power are clock gating (CG) and power gating (PG). The two techniques CG and PG are coupled in such a way that the clock enable signal is generated by C...

متن کامل

Low Leakage Low Ground Bounce Noise Power Gating Techniques for FPGAs

Design complexity is increasing day by day in modern digital systems. Due to reconfigurable architecture, low non recurring engineering (NRE) and ease of design field programmable gate arrays (FPGA) become a better solution for managing increasing design complexity. Due to scaling trends FPGA uses more transistors which increase the leakage current. FPGAs are well suited for wireless applicatio...

متن کامل

Selective Light Vth Hopping (SLITH): Bridging the Gap between Run-Time Dynamic and Leakage Power Reduction

Ever since the invention of various leakage power reduction techniques, leakage and dynamic power reduction techniques are categorized into two separate sets. Most of them cannot be applied together during runtime. The gap between them is due to the large energy breakeven time (EBT) and wakeup time (WUT) of conventional leakage reduction techniques. This paper proposes a new leakage reduction t...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2014