Hole injection enhanced hot-carrier degradation in PMOSFETs used for systems on chip applications with 6.5-2 nm thick gate-oxides
نویسندگان
چکیده
Hot-carrier reliability is studied in core logic PMOSFETs with a thin gate-oxide (Tox 1⁄4 2 nm) and in Input/Output PMOSFETs with a thick gate-oxide (6.5 nm) used for systems on chip applications. Hot-hole (HH) injections are found to play a more important role in the injection mechanisms and in the degradation efficiency. This depends on the technology node for stressing voltage conditions corresponding to channel hot-hole injections, i.e. closer to the supply voltage than the other voltage condition. Distinct mechanisms of carrier injections and hot-carrier degradation are found in core devices used for high speed (HS) and low leakage (LL) applications where the hole tunneling current dominates at low voltages while the electron valence band tunneling from the gate occurs at gate-voltages above )1.8 V. Devices with Tox 1⁄4 6:5 nm have shown the existence of a thermionic hot-hole gate-current which is directly measured at larger voltages. This is related to the increase in the surface doping, the thinning of the drain junction depth and the location of the hot-carrier generation rate which is closer to the interface. Results show that hole injections worsen the hot-carrier damage in thin and thick gate-oxides which are both distinguished by the effects of the interface trap generation, the permanent hole trapping and the hole charging–discharging from slow traps using alternated stressing in thin gate-oxides. This consequently leads to a significant lifetime increase in 2 nm HS, LL devices with respect to 6.5 nm Input/Output devices explained by the dominant effect of the fast interface trap generation due to the hole discharge from slow traps and bulk oxide traps in 2 nm devices at the tunneling distance of the interface. 2003 Elsevier Ltd. All rights reserved.
منابع مشابه
The Performance and Reliability of PMOSFET’s with Ultrathin Silicon Nitride/Oxide Stacked Gate Dielectrics with Nitrided Si-SiO2 Interfaces Prepared by Remote Plasma Enhanced CVD and Post-Deposition Rapid Thermal Annealing
Ultrathin ( 1.9 nm) nitride/oxide (N/O) dual layer gate dielectrics have been prepared by the remote plasma enhanced chemical vapor deposition (RPECVD) of Si3N4 onto oxides. Compared to PMOSFET’s with heavily doped p-poly-Si gates and oxide dielectrics, devices incorporating the RPECVD stacked nitrides display reduced tunneling current, effectively no boron penetration and improved interface ch...
متن کاملHot-carrier reliability evaluation for CMOS devices and circuits
As CMOS scaling continues, the traditional DC device-level hot-carrier reliability criteria becomes difficult to meet for newer generations of technology. In order to satisfy hot-carrier reliability requirements by using AC circuit-level criteria, issues of AC device degradation under circuit operation and impact of device degradation on circuit performance need to be examined. In order to sati...
متن کاملOn the Recoverable and Permanent Components of Hot Carrier and NBTI in Si pMOSFETs and their Implications in Si0.45Ge0.55 pMOSFETs
The introduction of SiGe channel pMOSFETs for high mobility devices is expected to enhance the impact ionization phenomenon, making it necessary to study Hot Carrier (HC) degradation also for the p-channel MOSFET reliability. The study of pure HC effects on pMOSFETs is complicated due to the mixing with Negative Bias Temperature Instability (NBTI). In the first part of this work the interaction...
متن کاملVacuum gate dielectric gate-all-around nanowire for hot carrier injection and bias temperature instability free transistor
Articles you may be interested in Improved carrier injection in gate-all-around Schottky barrier silicon nanowire field-effect transistors Appl. Mechanism and lifetime prediction method for hot-carrier-induced degradation in lateral diffused metal-oxide-semiconductor transistors Appl. Effects of gate bias on hot-carrier reliability in drain extended metal-oxide-semiconductor transistors Appl. D...
متن کاملALD metal-gate/high-κ gate stack for Si and Si0.7Ge0.3 surface-channel pMOSFETs
ALD high-κ dielectrics and TiN metal-gate were successfully incorporated in both Si and Si0.7Ge0.3 surface-channel pMOSFETs. The high-κ gate dielectrics used included Al2O3 /HfAlOx /Al2O3, Al2O3 /HfO2 /Al2O3 and Al2O3. The Si transistors with Al2O3 /HfAlOx /Al2O3 showed a sub-threshold slope of 75 mV/dec. and a density of interface states of 3×10 cmeV. No obvious degradation of the Si channel h...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Microelectronics Reliability
دوره 44 شماره
صفحات -
تاریخ انتشار 2004