Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing
نویسنده
چکیده
Pseudofunctional Delay Tests for High Quality Small Delay Defect Testing. (December 2011) Shayak Lahiri, B.Tech., Motilal Nehru National Institute of Technology, Allahabad, India Chair of Advisory Committee: Dr. Duncan Walker Testing integrated circuits to verify their operating frequency, known as delay testing, is essential to achieve acceptable product quality. The high cost of functional testing has driven the industry to automatically-generated structural tests, applied by low-cost testers taking advantage of design-for-test (DFT) circuitry on the chip. Traditional atspeed functional testing of digital circuits is increasingly challenged by new defect types and the high cost of functional test development. This research addressed the problems of accurate delay testing in DSM circuits by targeting resistive open and short circuits, while taking into account manufacturing process variation, power dissipation and power supply noise. In this work, we developed a class of structural delay tests in which we extended traditional launch-on-capture delay testing to additional launch and capture cycles. We call these Pseudofunctional Tests (PFT). A test pattern is scanned into the circuit, and then multiple functional clock cycles are applied to it with at-speed launch and capture for the last two cycles. The circuit switching activity over an extended period allows the off-chip power supply noise transient to die down prior to the at-speed
منابع مشابه
At-Speed Test Methods for LSSD and Mux Flip-Flop Designs – Best Practices
At-speed scan testing has become necessary to detect the growing population of timing defects in today’s nanometer-scale process. There are several at-speed delay test methods available in the industry to generate the delay patterns. Manufactures are continuing to look for ways to improve the effectiveness of at-speed delay test. The key is to create high quality, cost effective tests for these...
متن کاملA Statistical Quality Model for Delay Testing
In this paper we introduce a statistical quality model for delay testing that reflects fabrication process quality, design delay margin, and test timing accuracy. The model provides a measure that predicts the chip defect level that cause delay failure, including marginal small delay. We can therefore use the model to make test vectors that are effective in terms of both testing cost and chip q...
متن کاملFault simulation and test generation for small delay faults
Fault Simulation and Test Generation for Small Delay Faults. (December 2006) Wangqi Qiu, B.S., Fudan University, China Chair of Advisory Committee: Dr. Duncan M. Walker Delay faults are an increasingly important test challenge. Traditional delay fault models are incomplete in that they model only a subset of delay defect behaviors. To solve this problem, a more realistic delay fault model has b...
متن کاملHigh Quality Transition and Small Delay Fault ATPG
Path selection and generating tests for small delay faults is an important issue in the delay fault area. A novel technique for generating effective vectors for delay defects is the first issue that we have presented in the thesis. The test set achieves high path delay fault coverage to capture small-distributed delay defects and high transition fault coverage to capture gross delay defects. Fu...
متن کاملDefect Detection Capability of Delay Tests for Path Delay Faults
Defects cause faulty static logic behaviour, faulty dynamic logic behaviour and elevated I DDQ levels. Recent empirical and simulation studies show that adding at speed tests to test suites detects defective ICs missed by slow speed and I DDQ tests. Delay tests for path delay faults and transition tests are two classes of tests that are often used for isolating ICs with faulty dynamic logic beh...
متن کامل