Minimal-Power, Delay-Balanced Smart Repeaters for Global Interconnects in the Nanometer Regime

نویسندگان

  • Roshan Weerasekera
  • Dinesh Pamunuwa
  • Li-Rong Zheng
  • Hannu Tenhunen
چکیده

A SMART repeater is proposed for driving capacitively-coupled, global-length on-chip interconnects that alters its drive strength dynamically to match the relative bit pattern on the wires and thus the effective capacitive load. This is achieved by partitioning the driver into main and assistant drivers; for a higher effective load capacitance both drivers switch, while for a lower effective capacitance the assistant driver is quiet. In a UMC 0.18m technology the potential energy saving is around 10% and the reduction in jitter 20%, in comparison to a traditional repeater for typical global wire lengths. It is also shown that the average energy saving for nanometer technologies is in the range of 20% to 25%. The driver architecture exploits the fact that as feature sizes decrease, the capacitive load per transistor shrinks, whereas global wire loads remain relatively unchanged. Hence, the smaller the technology, the greater the potential saving.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Driver Pre - emphasis Signaling for On - Chip Global Interconnects

ZHANG, LIANG LEON. Driver Pre-emphasis Signaling for On-Chip Global Interconnects (Under the direction of Professor Paul D. Franzon). Signaling design for high performance VLSI systems has become an increasingly difficult task due to the delay/noise limitation for on-chip global interconnects. Repeater insertion techniques are widely used to improve the signal bandwidth of interconnect channels...

متن کامل

Repeater Insertion for Multi-Walled Carbon Nanotube Interconnects

Closed-form expressions for the optimized number and size of repeaters in multi-walled carbon nanotube (MWCNT) interconnects are presented. The contact resistance and inductive effects are taken into account. It is found that the propagation delay of MWCNT interconnects can be reduced effectively by inserting repeaters. However, the contact resistance has a significant influence on the optimize...

متن کامل

A Minimal-Cost Inherent-Feedback Approach for Low-Power MRF-Based Logic Gates

The Markov random field (MRF) theory has been accepted as a highly effective framework for designing noise-tolerant nanometer digital VLSI circuits. In MRF-based design, proper feedback lines are used to control noise and keep the circuits in their valid states. However, this methodology has encountered two major problems that have limited the application of highly noise immune MRF-based circui...

متن کامل

An Optimal Partition between On-Chip and On-Board Interconnects

An optimal partition between on-chip and on-board interconnects is proposed, which achieves the highest possible global clock frequency as well as high wiring density. A general model is developed for adequate number and size of repeaters and the impact of this model on optimal partition of interconnects is also studied. Using on-board wires the global clock frequency of a projected system-on-a...

متن کامل

Logic Gates as Repeaters (LGR) for Timing Optimization of SoC Interconnects

LGR (Logic Gates as Repeaters) – a new methodology for delay optimization of SOC design with RC interconnects is described. Traditional interconnect segmentation by insertion of repeaters is generalized to segmentation by distributing the existing logic gates over interconnect lines, thus reducing the number of additional logically useless inverters. The application methodology of LGR is presen...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • IEEE Trans. VLSI Syst.

دوره 16  شماره 

صفحات  -

تاریخ انتشار 2008