A 200-MHz CMOS Pipelined Multiplier-Accumulator Using a Quasi-Domino Dynamic Full- Adder Cell Design
نویسنده
چکیده
AbstmctA bit-level pipelined 12 x 12-b two’s-complement multiplier with a 27-b accumulator has been designed and fabricated in a 1.0-pm p-well CMOS technology. A new “quasi N-P domino logic” structure has been adopted to increase the throughput rate, and special pipeline structures were used in the accumulator to reduce the total latency. The chip complexity is approximately 10 OOO transistors and the die area is 2.5 x 3.7 mm’. The measured maximum clock rate is 200 MHz (i.e., 200 million multiply-accumulate operations per second), and the power-speed ratio is 6.5 mWIMHz. An unique output buffer design was also adopted to achieve 200-MHz off-chip communication while maintaining full CMOS logic levels.
منابع مشابه
VLSI Design and Implementation of Low Power MAC Unit with Block Enabling Technique
In the majority of digital signal processing (DSP) applications the critical operations are the multiplication and accumulation. Real-time signal processing requires high speed and high throughput Multiplier-Accumulator (MAC) unit that consumes low power, which is always a key to achieve a high performance digital signal processing system. The purpose of this work is, design and implementation ...
متن کاملSPIM : A Pipelined 64 X 64 - bit Iterative Multiplier
A 64 X64-bit iterating multiplier, the Stanford Pipelined Iterative Multiplier (SPIM), is presented. Tbe pipelined array consists of a small tree of 4:2 adders. The 4:2 tree is better suited than a Wallace tree for a VLSI implementation because it is a more regular structure. A 4:2 carry-save accumulator at the bottom of the array is used to iteratively accumulate partial products, allowing a p...
متن کاملPower Efficient adder Cell For Low Power Bio MedicalDevices
In this paper a new design of full adder cell based on Sense Energy Recovery concept using novel exclusive NOR gates is presented. Low-power consumption and delay are targeted in implementation of our design. The circuit designed is optimized for low power at 0.18-μm and 0.09 μm CMOS process technologies in full custom environment. The new circuit has been compared to the existing work based on...
متن کاملLow Power 8x8 Bit CMOS Multiplier Using 65nm Technology
This paper presents low power 8x8 bit multipliers which are implemented with Tanner Tool v13.0 at 500MHz frequency with 65nm technology which is having a supply voltage 1.0v. There are different CMOS multiplier circuits are analyzed names as Braun multiplier, Wallace tree multiplier, Row bypass Braun multiplier, Column bypass Braun multiplier, Row and Column bypass Braun multiplier and these mu...
متن کاملComparison of a 17 b multiplier in Dual-rail domino and in Dual-rail D3L (D4L) logic styles
In’this paper, a new family of dynamic logic gates called Dualrail DataDriven Dynamic Logic (D4L) is introduced. In this logic family, the synchronization clock signal has been eliminated and correct precharge and evaluation sequmcing is maintained by appropriate use of data instances. The methodology and characteristics of d L are demonstrated in the design of a CLA 32-b adder and a 17-b high-...
متن کامل