Design of an intrinsically-linear double-VCO-based ADC with 2nd-order noise shaping
نویسندگان
چکیده
This paper presents the modeling and design consideration of a time-based ADC architecture that uses VCOs in a high-linearity, 2-order noise-shaping delta-sigma ADC. Instead of driving the VCO by a continuous analog signal, which suffers from the nonlinearity problem of the VCO gain, the VCO is driven in an intrinsically linear way, by a time-domain PWM signal. The two discrete levels of the PWM waveform define only two operating points of the VCO, therefore guaranteeing linearity. In addition, the phase quantization error between two consecutive samples is generated by a phase detector and processed by a second VCO. Together with the output of the first VCO, a MASH 1-1 2-order noise-shaping VCO-based timedomain delta-sigma converter is obtained. Fabricated in 90nm CMOS technology, the SFDR is larger than 67dB without any calibration for a 20MHz bandwidth.
منابع مشابه
Time-Mode Signal Quantization for Use in Sigma-Delta Modulators
The rapid scaling in modern CMOS technology has motivated the researchers to design new analog-to-digital converter (ADC) architectures that can properly work in lower supply voltage. An exchanging the data quantization procedure from the amplitude to the time domain, can be a promising alternative well adapt with the technology scaling. This paper is going to review the recent development in t...
متن کاملA second-order VCO-based ∆Σ ADC using a modified DPLL
Introduction: Voltage-controlled oscillators (VCO) have drawn a lot of attention from data converter community recently [1–5]. A VCO acts as an integrator in phase domain and can form a basic building block in time-domain analog-to-digital converters (ADCs), similar to operational transconductance amplifiers (OTAs) in traditional voltage-domain ADCs. Due to the highly digital nature of VCOs, th...
متن کاملA 12-Bit, 10-MHz Bandwidth, Continuous-Time Sigma-Delta ADC with a 5-Bit, 950-MS/s VCO-Based Quantizer
The use of VCO-based quantization within continuous-time (CT) analog-to-digital converter (ADC) structures is explored, with a custom prototype in 0.13 m CMOS showing measured performance of 86/72 dB SNR/SNDR with 10 MHz bandwidth while consuming 40 mW from a 1.2 V supply and occupying an active area of 640 m 660 m. A key element of the ADC structure is a 5-bit VCO-based quantizer clocked at 95...
متن کاملA 75dB DR 50MHz BW 3rd order CT-ΔΣ modulator using VCO-based integrators
A wide bandwidth, high sample rate 3 order continuous-time ΔΣ modulator using VCO-based integrators is presented. Non-idealities caused by VCOs at the modulator frontend are addressed using both circuitand architecture-level techniques. Fabricated in 65nm CMOS, the prototype modulator operates at 1.28GS/s and achieves a dynamic range of 75dB, SNR of 71dB in 50MHz bandwidth, while consuming 38mW...
متن کامل23-5 A 10-Bit 20MHz 38mW 950MHz CT ΣΔ ADC with a 5-Bit Noise-Shaping VCO-Based Quantizer and DEM Circuit in 0.13u CMOS
A combined 5-bit, 1 st order noise-shaped quantizer and DEM circuit running at 950MHz based on a multi-phase VCO is presented. This quantizer structure is the key element in a 3 rd order noise shaped ADC with 2 nd order loop dynamics and a single opamp. Measured performance is 60dB SNR at 20MHz bandwidth in 0.13u CMOS while consuming 32mA from a 1.2V supply.
متن کامل