Reliability of High Speed Ultra Low Voltage Differential CMOS Logic
نویسندگان
چکیده
In this paper, we present a solution to the ultra low voltage inverter by adding a keeper transistor in order to make the semi-floating-gate more stable and to reduce the current dissipation. Moreover, we also present a differential ULV inverter and elaborate on the reliability and fault tolerance of the gate. The differential ULV gate compared to both a former ULV gate and standard CMOS are given. The results are obtained through Monte-Carlo simulations.
منابع مشابه
Static Differential Ultra Low-Voltage Domino CMOS logic for High Speed Applications
In this paper we present a novel static differential ultra low-voltage (ULV) CMOS logic style for High-Speed applications . The proposed logic style is aimed for high speed serial adders in ultra low-voltage applications. The differential ultra low-voltage inverter presented have less than 10% of the delay than standard CMOS inverters for supply voltages less than 500mV . The simulated data pre...
متن کاملHigh Speed and Ultra Low-voltage CMOS NAND and NOR domino gates
In this paper we ultra low-voltage and high speed CMOS domino logic. For supply voltages below 500mV the delay for a ultra low-voltage NAND2 gate is aproximately 10% of a complementary CMOS inverter. Furthermore, the delay variations due to mismatch is much less than for conventional CMOS. Differential domino gates for AND/NAND and OR/NOR operation are presented. Keywords—Low-Voltage, High-Spee...
متن کاملNovel Static Differential ultra Low-Voltage and High Speed Domino CMOS logic
Abstract: In this paper we present a novel static differential ultra low-voltage (ULV) CMOS logic style. Simulated data for the logic style is presented and compared to related ULV logic styles and complementary CMOS gates. The proposed logic style is aimed for high speed serial adders in ultra low-voltage applications. In terms of energy delay product (EDP) the logic style offers a significant...
متن کاملReliability and Fault Tolerance of Ultra Low Voltage High Speed Differential CMOS
The reliability and fault tolerance of the differential ultra low voltage gate is elaborated in this paper. The gates optimal yield and defect tolerance compared to ULV gate and standard CMOS is given. The results are obtained through Monte-Carlo simulations.
متن کاملNovel High-Speed and Ultra-Low-Voltage CMOS NAND and NOR Domino Gates
In this paper we present novel ultra-low-voltage and high-speed CMOS NAND and NOR gates. For supply voltages below 500mV the delay for an ultra-low-voltage NAND2 gate is approximately 10% of a complementary CMOS inverter. Furthermore, the delay variations due to mismatch are much lesser than for conventional CMOS. Differential domino gates for AND2/NAND2 and OR2/NOR2 operation are presented. Ul...
متن کامل