New Single Edge Triggered Flip-Flop Design with Improved Power and Power Delay Product for Low Data Activity Applications
نویسندگان
چکیده
The paper proposed a new design for implementing a Single Edge Triggered Flip-Flop. In this work, comparative analysis of six existing flip-flop designs along with the proposed design is made. In the proposed design the number of clocked transistors is reduced to decrease the power consumption and it also employs the conditional feedback to reduce the short-circuit currents. All simulations are performed on Tspice using BSIM models in 130 nm process node. As compared to the other state of the art single edge triggered flip-flop designs, the newly proposed design is the best energy efficient having the best PDP having an improvement of up to 55.74% and 61.82% in view of power consumption and PDP, respectively. The proposed flip-flop also has the second best area. The simulation results show that the proposed flip-flop is best suited for low power and high performance especially for low data activity applications.
منابع مشابه
A new low power high reliability flip-flop robust against process variations
Low scaling technology makes a significant reduction in dimension and supply voltage, and lead to new challenges about power consumption such as increasing nodes sensitivity over radiation-induced soft errors in VLSI circuits. In this area, different design methods have been proposed to low power flip-flops and various research studies have been done to reach a suitable hardened flip-flops. In ...
متن کاملA Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design
This paper proposes a new double-edge-triggered implicitly level-converting flip-flop, suitable for a low-power and low-voltage design. The design employs a sense amplifier architecture to reduce the delay and power consumption. Experimentally, when implemented with a 130-nm, single-Vt and 0.84 V VDD process, it achieves 64% power-delay product (PDP) improvement, and moreover, 78% PDP improveme...
متن کاملSingle Edge Triggered Static D Flip-Flops: Performance Comparison
Due to fast growth of portable devices, power consumption and timing delays are the two important design parameters in high speed and low power VLSI design arena. In this paper we presents the comparison of single edge triggered static D flip-flop designs to show the benefit of power consumption ,delay and power delay product on the basis of area efficiency.
متن کاملDesign of Semi-Static SET Flip-Flop for Low Power and High Performance Applications
The paper proposed a new design for implementing semi-static flip-flop for low power and high performance applications. In this work, comparative analysis of six existing flip-flop designs along with the proposed design is made. The proposed design has better power, delay and PDP than the existing architectures. All simulations are performed on TSpice using BSIM models in 130 nm process node. T...
متن کاملTrue Single Phase Clocking Based Flip-flop Design Using Different Foundries
This paper enumerates a low power, high speed design of flip-flop having less number of transistors. In flip-flop design only one transistor is being clocked by short pulse train which is known as True Single Phase Clocking (TSPC) flip-flop. The true single-phase clock (TSPC) is common dynamic flip-flop which performs the flip-flop operation with little power and at high speeds. In this paper, ...
متن کامل