Massoud Pedram and Qing Wu
نویسندگان
چکیده
In this paper, we consider the problem of maximizing the battery life (or duration of service) in battery-powered CMOS circuits. We first show that the battery efficiency (or utilization factor) decreases as the average discharge current from the battery increases. The implication is that the battery life is a super-linear function of the average discharge current. Next we show that even if the average discharge current remains the same, different discharge current profiles (distributions) may result in very different battery lifetimes. In particular, the maximum battery life is achieved when the variance of the discharge current distribution is minimized. Analytical derivations and experimental results underline the importance of the correct modeling of the battery-hardware system as a whole and provide a more accurate basis (i.e., the battery discharge times delay product) for comparing various low power optimization methodologies and techniques targeted toward batterypowered electronics. Finally, we calculate the optimal value of Vdd for a battery-powered VLSI circuit so as minimize the product of the battery discharge times circuit delay.
منابع مشابه
A New Design for Double Edge Triggered Flip-flops
The logic construction of a double-edge-triggered (DET) flip-flop, which can receive input signal at two levels of the clock, is analyzed and a new circuit design of CMOS DET flip-flop is proposed. Simulation using SPICE and a 1 micron technology shows that this DET flip-flop has ideal logic functionality, a simpler structure, lower delay time and higher maximum data rate compared to other exis...
متن کاملMassoud Pedram
In this paper, we consider the problem of maximizing the battery life (or duration of service) in battery-powered CMOS circuits. We first show that the battery efficiency (or utilization factor) decreases as the average discharge current from the battery increases. The implication is that the battery life is a super-linear function of the average discharge current. Next we show that even when...
متن کاملClock-Gating and Its Application to Low Power Design of Sequential Circuits
This paper models the clock behavior in a sequential circuit by a quaternary variable and uses this representation to propose and analyze two clock-gating techniques. It then uses the covering relationship between the triggering transition of the clock and the active cycles of various flip flops to generate a derived clock for each flip flop in the circuit. A technique for clock gating is also ...
متن کاملA New Design of Double Edge Triggered Flip-flops
The logic construction of a double-edge-triggered (DET) flip-flop, which can receive input signal at two levels of the clock, is analyzed and a new circuit design of CMOS DET flip-flop is proposed. Simulation using SPICE and a 1μ technology shows that this DET flip-flop has ideal logic functionality, a simpler structure, lower delay time, and higher maximum data rate compared to other existing ...
متن کاملStatistical design of macro-models for RT-level power evaluation
* This research was supported in part by DARPA under contract number F336125-95-C1627, SRC under contract number 94-DJ-559, and by a grant from Toshiba. Abstract— This paper introduces the notion of cycle-accurate macro-models for RT-level power evaluation. These macromodels provide us with the capability to estimate the circuit power dissipation cycle by cycle at RT-level without the need to i...
متن کامل