A PLL DESIGN BASED ON A STANDING WAVE RESONANT OSCILLATOR A Thesis by VINAY KARKALA

نویسندگان

  • Peng Li
  • Eun Jung Kim
  • Costas N. Georghiades
  • Vinay Karkala
  • Sunil P. Khatri
  • Rajesh Garg
  • Kalyana Chakravarthy
  • Kanupriya Gulati
چکیده

A PLL Design Based on a Standing Wave Resonant Oscillator. (August 2010) Vinay Karkala, B. Tech., Indian Institute of Technology Madras, India Chair of Advisory Committee: Dr. Sunil P. Khatri In this thesis, we present a new continuously variable high frequency standing wave oscillator and demonstrate its use in generating the phase locked clock signal of a digital IC. The ring based standing wave resonant oscillator is implemented with a plurality of wires connected in a mobius configuration, with a cross coupled inverter pair connected across the wires. The oscillation frequency can be modulated by coarse and fine tuning. Coarse modification is achieved by altering the number of wires in the ring that participate in the oscillation, by driving a digital word to a set of passgates which are connected to each wire in the ring. Fine tuning of the oscillation frequency is achieved by varying the body bias voltage of both the PMOS transistors in the cross coupled inverter pair which sustains the oscillations in the resonant ring. We validated our PLL design in a 90nm process technology. 3D parasitic RLCs for our oscillator ring were extracted with skin effect accounted for. Our PLL provides a frequency locking range from 6 GHz to 9 GHz, with a center frequency of 7.5 GHz. The oscillator alone consumes about 25 mW of power, and the complete PLL consumes a power of 28.5 mW. The observed jitter of the PLL is 2.56%. These numbers are significant improvements over the prior art in standing wave based PLLs.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Design of Low Phase Noise Low Power CMOS Phase Locked Loops

Phase locked loop (PLL) is one of the most critical devices in modern electronic systems. PLLs are widely used as clock generator or frequency synthesis in communication systems, computers, radio and other electronic applications. Phase noise represents the phase variations of a PLL output signal and is the most important characteristic of PLLs because it reflects the stability of PLL systems. ...

متن کامل

The Effect of Structural Parameters on the Electronic States and Oscillator Strength of a Resonant Tunneling Quantum Well Infrared Photodetector

In this paper a resonant tunnelling quantum well infrared photodetector (RT-QWIP) is discussed. Each period of this photodetector structure comprises of a resonant tunnelling structure (AlAs/AlGaAs/AlAs) nearby a quantum well (AlGaAs/GaAs). In this photodetector, photocurrent is produced when an electron makes a transition from the ground state of the well to an excited state which is coupled t...

متن کامل

Enhanced Sensitivity of Novel Surface Acoustic Wave Microelectromechanical System-Interdigital Transducer Gyroscope

In this paper, we present a novel microelectromechanical system-interdigital transducer (MEMS-IDT) surface acoustic wave (SAW) gyroscope with an 80MHz central frequency on a 128 YX LiNbO3 wafer. The developed MEMS-IDT gyroscope is composed of a two-port SAW resonator, a dual delay line oscillator, and metallic dots. The SAW resonator provides a stable standing wave, and the vibrating metallic d...

متن کامل

Using the Adaptive Frequency Nonlinear Oscillator for Earning an Energy Efficient Motion Pattern in a Leg- Like Stretchable Pendulum by Exploiting the Resonant Mode

In this paper we investigate a biological framework to generate and adapt a motion pattern so that can be energy efficient. In fact, the motion pattern in legged animals and human emerges among interaction between a central pattern generator neural network called CPG and the musculoskeletal system. Here, we model this neuro - musculoskeletal system by means of a leg - like mechanical system cal...

متن کامل

Performance Analysis and Implementation of CMOS Current Starved Voltage Controlled Oscillator for Phase Locked Loop

The work is based on Current Starved Voltage controlled oscillator (CSVCO) for a Phase Locked Loop (PLL) in 180 nm process. Phase locked loop’s were used in most of the application for clock generation and recovery as well. As the technology grows faster in the existing generation, there has to be quick development with the technique. In most of the application PLL’s were used for clock and dat...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2010