Simultaneous Sleep Transistor Insertion and Power Network Synthesis for Industrial Power Gating Designs
نویسندگان
چکیده
Sleep transistors in industrial power-gating designs are custom designed with an optimal size. Consequently, sleep transistor P/G network optimization becomes a problem of finding the optimal number of sleep transistors and their placement as well as optimal P/G network grids, wire widths and layers. This paper presents a fake via based sleep transistor P/G network synthesis method, which addresses the requirements from industrial power-gating designs. The method produces optimal sleep transistor P/G networks by simultaneously optimizing sleep transistor insertion and placement as well as the power network grids and wires for minimum area, maximum routability with a given IR-drop target.
منابع مشابه
Standby and Active Leakage Current Control and Insertion Power Network Synthesis
Leakage power has become a serious concern in nano meter CMOS technologies, and power-gating has shown to offer a viable solution to the problem with a small penalty in performance. This paper focuses on leakage power reduction through automatic insertion of sleep transistors for power-gating. In particular, we propose a novel, layout-aware methodology that facilitates sleep transistor insertio...
متن کاملSleep Transistors in Leakage Critical Circuits and Insertion Power Network Synthesis
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has shown to offer a viable solution to the problem with a small penalty in performance. This paper focuses on leakage power reduction through automatic insertion of sleep transistors for power-gating. In particular, we propose a novel, layout-aware methodology that facilitates sleep transistor insertion...
متن کاملSub-Row Sleep Transistor Insertion for Concurrent Clock-Gating and Power-Gating
Concurrent clock gating (CG) and power gating (PG) can help to tackle both static and dynamic power simultaneously, thereby enabling the design of low-power and energy efficient applications. Unfortunately the automatic integration of the two techniques in standard design flows is limited by several technical impediments. Among them, physical constraints during the Sleep Transistor Insertion (S...
متن کاملSimultaneous Clock Skew Scheduling and Power-Gated Module Selection for Standby Leakage Minimization
Leakage current minimization is an important topic for event driven applications that spend most of their times in standby mode. Power gating technique is one of the most effective ways to reduce the standby leakage current. However, when power gating technique is applied to a functional unit, there exists a delay-power tradeoff, which can be characterized with the widths of sleep transistors. ...
متن کاملHigh Level Area and Current Estimation
Reducing the ever-growing leakage current is critical to high performance and power efficient designs. We present an in-depth study of high-level leakage modeling and reduction in the context of a full custom design environment. We propose a methodology to estimate the circuit area, minimum and maximum leakage current, and maximum power-up current, introduced by leakage reduction using sleep tr...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- JCP
دوره 3 شماره
صفحات -
تاریخ انتشار 2008