A 7.4 ps FPGA-Based TDC with a 1024-Unit Measurement Matrix

نویسندگان

  • Min Zhang
  • Hai Wang
  • Yan Liu
چکیده

In this paper, a high-resolution time-to-digital converter (TDC) based on a field programmable gate array (FPGA) device is proposed and tested. During the implementation, a new architecture of TDC is proposed which consists of a measurement matrix with 1024 units. The utilization of routing resources as the delay elements distinguishes the proposed design from other existing designs, which contributes most to the device insensitivity to variations of temperature and voltage. Experimental results suggest that the measurement resolution is 7.4 ps, and the INL (integral nonlinearity) and DNL (differential nonlinearity) are 11.6 ps and 5.5 ps, which indicates that the proposed TDC offers high performance among the available TDCs. Benefitting from the FPGA platform, the proposed TDC has superiorities in easy implementation, low cost, and short development time.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

New Design-methodology of High-performance TDC on a Low Cost FPGA Targets

This work aims to introduce a design methodology of Time-to-Digital Converters (TDCs) on low cost Field-Programmable Gate Array (FPGA) targets. First, the paper illustrates how to take advantage of the presence of carry chains in elementary logic elements of the FPGA in order to enhance the TDC resolution. Then, it describes how to use the Chip Planner tool to place the partitions composing the...

متن کامل

A Fast Improved Fat Tree Encoder for Wave Union TDC in an FPGA

Up to the present, the wave union method can achieve the best timing performance in FPGA based TDC designs. However, it should be guaranteed in such a structure that the non-thermometer code to binary code (NTH2B) encoding process should be finished within just one system clock cycle. So the implementation of the NTH2B encoder is quite challenging considering the high speed requirement. Besides...

متن کامل

Accurate time interval measurement electronics for pulsed time of flight laser radar

A time-to-digital converter for pulsed time-offlight laser radar devices has been developed and six units have been constructed and tested thoroughly. The time interval between the start and stop pulses is digitized coarsely by counting the 100 MHz clock oscillator pulses. The +/-10 ns uncertainty is improved to +/-10 ps by means of an analogue interpolation method based on the discharge of a k...

متن کامل

LinoSPAD: A Compact Linear SPAD Camera System with 64 FPGA-Based TDC Modules for Versatile 50 ps Resolution Time-Resolved Imaging

The LinoSPAD camera system is a modular, compact and versatile time-resolved camera system, combining a linear 256 high fill factor pixel CMOS SPAD (single-photon avalanche diode) sensor with an FPGA (field-programmable gate array) and USB 3.0 transceiver board. This modularization permits the separate optimization or exchange of either the sensor front-end or the processing back-end, depending...

متن کامل

A 32-Channel High Resolution Time-to-Digital Converter (TDC) in a Lattice ECP2M Field-Programmable-Gate-Array (FPGA)

The development of the TDC on Xilinx Virtex-4 FPGA [1] has been continued. The dead-time could be decreased to 15 ns by pipelining. In order to test the design in experiments it was moved to the VULOM-4 boards and adapted to triggered systems. Since the differential timing signals were converted to single ended signals on the VULOM-4 board before being fed into the FPGA, a slight decrease in re...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره 17  شماره 

صفحات  -

تاریخ انتشار 2017