Power Analysis and Optimization Techniques of an 8-bit FIR Filter from RTL through GDSII

نویسندگان

  • Ashok Kumar
  • B. K. Madhavi
  • K. Lal Kishore
  • Christian Piguet
  • A. P. Chandrakasan
  • S. Sheng
  • Wonyong Sung
چکیده

Power dissipation in CMOS circuits has put forth many technical challenges for VLSI design engineers. Dynamic power and leakage power have increased with increase in frequency of operation and transistor scaling. Signal and image processing applications require FIR filter as a sub system which has multipliers and adders as sub units. Reducing power dissipation in FIR filter will reduce power dissipation in complex circuits. In this paper, we present design and analysis of FIR filter optimizing area, power and speed performances. The low power techniques and area optimization techniques as recommended by EDA tool vendors are evaluated and optimum constraints are chosen to get the best estimation of power and speed performances. an 8-bit FIR filter is designed using Matlab FDA tool, the HDL model developed I synthesized using ASIC design tools and physical design is carried out. Various optimization techniques at every stage is used to constrain the design for optimum implementation. Choice of multipliers and adders and their impact on power is estimated. The design oriented techniques adopted to achieve power savings up to 36% using the clock gating and using the data path operator isolation here, 7% of the power has been saved. Power targets achieved would be compared to match quantitatively with the power numbers of the same design at gate

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Optimal fast digital error correction method of pipelined analog to digital converter with DLMS algorithm

In this paper, convergence rate of digital error correction algorithm in correction of capacitor mismatch error and finite and nonlinear gain of Op-Amp has increased significantly by the use of DLMS, an evolutionary search algorithm. To this end, a 16-bit pipelined analog to digital converter was modeled. The obtained digital model is a FIR filter with 16 adjustable weights. To adjust weights o...

متن کامل

Design of IIR Digital Filter using Modified Chaotic Orthogonal Imperialist Competitive Algorithm (RESEARCH NOTE)

There are two types of digital filters including Infinite Impulse Response (IIR) and Finite Impulse Response (FIR). IIR filters attract more attention as they can decrease the filter order significantly compared to FIR filters. Owing to multi-modal error surface, simple powerful optimization techniques should be utilized in designing IIR digital filters to avoid local minimum. Imperialist compe...

متن کامل

Optimal Combination of Number of Taps and Coefficient Bit-Width for Low Power FIR Filter Realization

This paper addresses the optimization of FIR filters for low power. We propose a search algorithm to find the combination of the number of taps and coefficient bit-width that leads to the minimum number of total partial sums, and hence to the least power consumption. We show that the minimum number of taps does not necessarily lead to the least power consumption in fully parallel FIR filter arc...

متن کامل

Guest Editors' Introduction: RTL to GDSII - From Foilware to Standard Practice

CHIP IMPLEMENTATION, from a RTL description in a language such as Verilog or VHDL to tapeout in the form of mask tooling data, is the process by which product concepts can become high-value realities. Designers often view chip implementation as comprising logic synthesis , placement, and routing (SP&R), which are all classic point tool arenas. Commercial logic synthesis tools have been in wide ...

متن کامل

Fir Filter Design Based on Rounded and Truncated With Multiple Constant Multiplication and Accumulation

Low-cost and power efficient finite impulse response (FIR) designs are presented using the concept of faithfully rounded truncated multipliers. Here we consider the optimization of bit width and hardware resources without abdication of the frequency response and output signal precision in the process of accumulation of filter computations. Non uniform coefficient quantization with proper filter...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2013