Transistors formed from a single lithography step using information encoded in topography.

نویسندگان

  • Michael D Dickey
  • Kasey J Russell
  • Darren J Lipomi
  • Venkatesh Narayanamurti
  • George M Whitesides
چکیده

This paper describes a strategy for the fabrication of functional electronic components (transistors, capacitors, resistors, conductors, and logic gates but not, at present, inductors) that combines a single layer of lithography with angle-dependent physical vapor deposition; this approach is named topographically encoded microlithography (abbreviated as TEMIL). This strategy extends the simple concept of 'shadow evaporation' to reduce the number and complexity of the steps required to produce isolated devices and arrays of devices, and eliminates the need for registration (the sequential stacking of patterns with correct alignment) entirely. The defining advantage of this strategy is that it extracts information from the 3D topography of features in photoresist, and combines this information with the 3D information from the angle-dependent deposition (the angle and orientation used for deposition from a collimated source of material), to create 'shadowed' and 'illuminated' regions on the underlying substrate. It also takes advantage of the ability of replica molding techniques to produce 3D topography in polymeric resists. A single layer of patterned resist can thus direct the fabrication of a nearly unlimited number of possible shapes, composed of layers of any materials that can be deposited by vapor deposition. The sequential deposition of various shapes (by changing orientation and material source) makes it possible to fabricate complex structures-including interconnected transistors-using a single layer of topography. The complexity of structures that can be fabricated using simple lithographic features distinguishes this procedure from other techniques based on shadow evaporation.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Top-gated silicon nanowire transistors in a single fabrication step.

Top-gated silicon nanowire transistors are fabricated by preparing all terminals (source, drain, and gate) on top of the nanowire in a single step via dose-modulated e-beam lithography. This outperforms other time-consuming approaches requiring alignment of multiple patterns, where alignment tolerances impose a limit on device scaling. We use as gate dielectric the 10-15 nm SiO(2) shell natural...

متن کامل

Nanoscale silicon field effect transistors fabricated using imprint lithography

We report the fabrication and characterization of nanoscale silicon field effect transistors using nanoimprint lithography. With this lithographic technique and dry etching, we have patterned a variety of nanoscale transistor features in silicon, including 100 nm wire channels, 250-nm-diam quantum dots, and ring structures with 100 nm ring width, over a 232 cm lithography field with good unifor...

متن کامل

Conduction coefficient modeling in bilayer graphene based on schottky transistors

Nowadays carbon nanoparticles are applied on the island of single electron transistor and Nano-transistors. The basis of single electron devices (SEDs) is controllable single electron transfer between small conducting islands. Based on the important points in quantum mechanics, when a wave passes through several spatial regions with different boundaries, the wave function of the first region di...

متن کامل

A facile route for the fabrication of large-scale gate-all-around nanofluidic field-effect transistors with low leakage current.

Active modulation of ions and molecules via field-effect gating in nanofluidic channels is a crucial technology for various promising applications such as DNA sequencing, drug delivery, desalination, and energy conversion. Developing a rapid and facile fabrication method for ionic field-effect transistors (FET) over a large area may offer exciting opportunities for both fundamental research and...

متن کامل

Vertically-stacked gate-all-around polysilicon nanowire FETs with sub-lm gates patterned by nanostencil lithography

0167-9317/$ see front matter 2012 Elsevier B.V. A http://dx.doi.org/10.1016/j.mee.2012.07.048 ⇑ Corresponding author. E-mail address: [email protected] (D. Sacch We report on the top-down fabrication of vertically-stacked polysilicon nanowire (NW) gate-all-around (GAA) field-effect-transistors (FET) by means of Inductively Coupled Plasma (ICP) etching and nanostencil lithography. The nan...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • Small

دوره 6 18  شماره 

صفحات  -

تاریخ انتشار 2010