Experimental Study and Spice Simulation of Cmos Inverters Latch-up Effects Due to High Power Microwave Interference
نویسندگان
چکیده
Experimental study and SPICE simulation of CMOS digital circuits latch-up effects due to high power microwave interference are reported in this paper. As a traditional inherent destruction phenomenon, latch-up effect may jeopardize the correct function of the circuits, and could be triggered in various ways such as ESD pulse, cosmic ray, heavy ion particles etc. Through the directly injected experimental investigation of CMOS inverters, it is shown that the single short high power RF pulse not only could disturb and upset the inverters output logic voltage, but also might trigger CMOS latch-up effects. It is observed that the RF pulse leading to inverters latch-up effects have energy threshold characteristics, which means that the injected RF pulse power is inversely proportional to the pulse width. SPICE simulations indicated that the inverters maximum static consumption current in latch-up state will increase up to 6600 multiples compared to the normal value when input logic state is high. With the device scaling down, higher integration and higher working frequency, the power consumption problem plays a significant role, which makes CMOS logic circuits more vulnerable due to the latch-up effects under high power microwave threats.
منابع مشابه
Metastability of CMOS Latch/Flip-Flop
This paper presents several design issues of CMOS latch/flipflops for meta-stable hardness in terms of optimal device size, aspect ratio, and configurations by using the AC small signal analysis in the frequency domain rather than the time domain. This new design approach is verified experimentally. The power supply disturbance and temperature variation effects on the metastability are measured...
متن کاملLatch up effect under electromagnetic pulse
The physics of CMOS Latch-Up (latchup) under high power microwave radiation is discussed.
متن کاملA Comparative Study of Dynamic Latch Comparator
This paper presents the comparison between CMOS dynamic latch comparators. The circuit has been simulated using SPICE tool with 0.35μm technology, supply voltage of 3 V and 3.3 V respectively. The circuits studied and simulated in this paper are Preamplifier dynamic latch circuit that consists of a preamplifier followed by a double regenerative dynamic latch and the Buffered dynamic latch circu...
متن کاملComparative study of conventional modulation schemes in terms of conducted and radiated EMI generated by three-phase inverters
In this paper, a comparative study is carried out between the carrier (SPWM), third harmonic injection (THIPWM), and space vector (SVPWM) modulation schemes in terms of conducted (common and differential modes) and radiated electromagnetic interference (EMI) generated by three-phase two-level voltage source inverters. For this purpose, an experimental setup of the converter feeding an induction...
متن کاملLow-Power Soft Error Hardened Latch
This paper presents a low-power soft error-hardened latch suitable for reliable circuit operation. The proposed circuit uses redundant feedback loop to protect latch against soft error on the internal nodes, and transmission gate and Schmitt-trigger circuit to filter out transient resulting from particle hit on combinational logic. The proposed circuit has low power consumption with negative se...
متن کامل