A VLSI array architecture for realization of DFT, DHT, DCT and DST

نویسندگان

  • Koushik Maharatna
  • Anindya Sundar Dhar
  • Swapna Banerjee
چکیده

An unified array architecture is described for computation of DFT, DHT, DCT and DST using a modified CORDIC (CoOrdinate Rotation DIgital Computer) arithmetic unit as the basic Processing Element (PE). All these four transforms can be computed by simple rearrangement of input samples. Compared to five other existing architectures, this one has the advantage in speed in terms of latency and throughput. Moreover, the simple local neighborhood interprocessor connections make it convenient for VLSI implementation. The architecture can be extended to compute transformation of longer length by judicially cascading the modules of shorter transformation length which will be suitable for Wafer Scale Integration (WSI). CORDIC is designed using Transmission Gate Logic (TGL) on sea of gates semicustom environment. Simulation results show that this architecture may be a suitable candidate for low power/low voltage applications. Keyword : VLSI, CORDIC, Wavefront array, DFT, DHT, DCT, DST.

منابع مشابه

A Uni ed Systolic Array for Fast Computation of the DCT/DST/DHT

This paper proposes a two-dimensional (2-D) VLSI architecture using a uni ed systolic array for fast computation of the discrete cosine transform/discrete sine transform/discrete Hartley transform (DCT/DST/DHT). The N -point discrete transform is decomposed into evenand oddnumbered frequency samples and they are computed independently at the same time. The proposed uni ed systolic array archite...

متن کامل

Unified systolic arrays for computation of the DCT/DST/DHT

|In this paper, we propose uni ed systolic arrays for computation of the 1-D and 2-D discrete cosine transform/discrete sine transform/discrete Hartley transform (DCT/DST/DHT). By decomposing the transforms into evenand odd-numbered frequency samples, the proposed architecture computes the 1-D DCT/DST/DHT. Compared to the conventional methods the proposed systolic arrays exhibit advantages in t...

متن کامل

VLSI Implementation of Real - Time Parallel DCT / DST Lattice Structures for Video Communications

.Abstract The alternate use [l] of the discrete cosine transform (DCT) and the discrete sine transform (DST) can achieve higher data compression rates and less blocking effects in image processing. A parallel lattice structure that can dually generate the 1-D DCT and DST is proposed. This architecture is ideally suited for VLSI implementation because of its maldularity, regularity, and local in...

متن کامل

Image Compression using Wavelet Transforms of DCT, DST, Hartley and Real-DFT with Variation in Size of Component Transforms

This paper presents simple wavelet based image compression method where wavelet transform is generated from orthogonal component transforms. Wavelets of DCT, DST and Real-DFT and Discrete Hartley Transform (DHT) are generated. Each generated wavelet transform is applied separately on R, G, and B plane of 256x256x3 colour image. Performance of these wavelet transforms is evaluated using two para...

متن کامل

Design and Implementation of a Semi-Unified High Performance Signal Processing Coprocessor

Utilizing the DFT, the DHT, the DCT or the DST is an obvious choice in signal processing domain. This paper describes the implementation of a semi-unified high performance coprocessor of transform length '8' for the synchronous design in XC3S1400AN-4FG484 FPGA device of Xilinx Company. The operating frequency of 20 MHz is achieved. The paper presents the trade-offs involved in designing the arc...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

متن کامل
عنوان ژورنال:
  • Signal Processing

دوره 81  شماره 

صفحات  -

تاریخ انتشار 2001