An efficient ΔΣ ADC architecture for low oversampling ratios

نویسندگان

  • János Márkus
  • Gabor C. Temes
چکیده

As the demand for (Delta-Sigma) analog-to-digital converters (ADCs) with higher bandwidth and higher signal-to-noise ratio (SNR) increases, designers have to look for efficient structures with low oversampling ratio (OSR). The Leslie-Singh or –0 MASH architecture is often used in such applications. Based on this architecture, a reduced-sample-rate structure was introduced, which needs less chip area and power, but increases the noise floor. This paper describes a modification of the reduced-sample-rate structure which realizes an optimized transfer function, and avoids an SNR loss. In fact, it increases the SNR for high-order modulators. The method can also be applied to one-stage modulators. Simulation results for different MASH ADCs and sensitivity analysis verify the usefulness of the proposed technique.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A ΔΣ-cyclic hybrid ADC for parallel readout sensor applications

In this paper, an ADC for parallel readout to convert large amount data in sensor applications is proposed. The ADC achieves small area and low power consumption by using twostep conversion. A 1-order ΔΣ ADC converts coarse bits and then a cyclic ADC converts fine bits. An operational amplifier, comparators, capacitors, and switches used in the ADCs are efficiently shared to reduce power consum...

متن کامل

Digitally-enhanced high-order ΔΣ modulators

-The input feedforward path in a ΔΣ modulator is an attractive technique for low-distortion swing-reduction design. It helps lower the power dissipation, especially in ΔΣ modulators designed with low oversampling ratios (OSRs) in low-voltage nanometer CMOS technologies. However, a ΔΣ modulator with analog feedforward (AFF) requires an analog adder before the quantizer, which can limit the achie...

متن کامل

Delta-sigma subarray beamforming for ultrasound imaging

In this study, an ultrasonic digital beamformer based on subarray processing of 1-bit delta-sigma (ΔΣ) oversampled echo signals is presented. The single-bit oversampling ΔΣ conversion simplifies the coherent processing in beamforming with improved timing accuracy. Subarray processing also aims to simplify the beamforming complexity, where the partial-beam sums (low-resolution beams) are acquire...

متن کامل

A 3.6GS/s, 15mW, 50dB SNDR, 28MHz bandwidth RF ΔΣ ADC with a FoM of 1pJ/bit in 130nm CMOS

A 4 order RF LC Σ∆ ADC clocked at 3.6GHz and centered at 900MHz is presented. The simplicity of the ADC architecture results in a significant performance enhancement and power consumption reduction. The ADC, suitable for Software Defined Radio applications, is implemented in a standard 130nm CMOS technology. It achieves a 52dB SFDR and a 50dB SNDR in a 28MHz BW and consumes only 15mW from a 1.2...

متن کامل

A third-order DT ΔΣ modulator using noise-shaped bidirectional single-slope quantizer

This paper describes a new analog-to-digital converter based on the traditional dual-slope ADC operation. With a small modification to the discharging phase of the dual-slope ADC, first-order quantization noise shaping is achieved. This quantizer is used in a second-order loop filter and results in an overall third-order quantization noise shaping. To remove the need for any extra active elemen...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • IEEE Trans. on Circuits and Systems

دوره 51-I  شماره 

صفحات  -

تاریخ انتشار 2004