Design of CMOS Adaptive-Bandwidth PLL/DLLs: A General Approach
نویسندگان
چکیده
A phase-locked loop (PLL) and delay-locked loop (DLL) design with adaptively adjusting bandwidth enables optimal performance over a wide frequency range and across process, voltage, and temperature variations. A design methodology of such adaptive-bandwidth PLLs and DLLs is described. To assess the impact of each circuit parameter directly, we derive a discrete-time, open-loop dynamic model of the PLL/DLL that characterizes the change in output variables in response to the sampled error and we express the adaptive-bandwidth criteria in terms of the open-loop gains, instead of the traditional closed-loop parameters, and . Applying these criteria, we derive scaling equations for the charge-pump current and filter resistance that achieve adaptive bandwidth in charge-pump PLL/DLLs. We show that previously published adaptive-bandwidth PLL/DLLs, a self-biased PLL/DLL and a regulated-supply PLL/DLL, rely on the small-signal conductance tracking the large-signal conductance of the voltage-controlled oscillator/voltage-controlled delay-line and, thus, sustain constant ref and only if the voltage swing is sufficiently higher than the device threshold voltage TH. The paper also presents procedures to estimate the open-loop parameters from an open-loop impulse response of the PLL/DLL.
منابع مشابه
Fast-lock Hybrid PLL Combining Fractional- & Integer-N Modes of Di®ering Bandwidths
We report a single-loop PLL that operates in a wide-bandwidth, fractional-N mode (with no fractional spur reduction scheme) during transient but in a narrow-bandwidth, integer-N mode during phase lock. This hybrid PLL, as an extension of the conventional fast-lock PLL (that shifts only its bandwidth while retaining the same frequency division mode), simultaneously achieves the fastlock advantag...
متن کاملA Low-Power Adaptive Bandwidth PLL and Clock Buffer With Supply-Noise Compensation
This paper describes a fully integrated low-jitter CMOS phase-locked loop and clock buffer for low-power digital systems with a wide range of operating frequencies. The design uses static CMOS inverters as a building block of the voltage-controlled oscillator and clock buffering. To reduce supply-induced jitter, programmable circuits with opposite sensitivity compensate for the delay variations...
متن کاملDesign and Analysis of Low Power Phase Locked Loop Based Frequency Synthesizer using Cadence Tool
The CMOS PLL based Frequency Synthesizer is a vital role in Receiver front end Sub component. The main objective of this paper is to design a high frequency of oscillation, less phase noise and power efficient PLL. In general, the PLL contains PFD, Loop Filter, VCO and Frequency Divider. The VCO is a critical component in Phase Locked Loop for low power CMOS designs. Here the Source Coupled VCO...
متن کاملDesign of High Gain, High Bandwidth Op-Amp for Reduction of Mismatch Currents in Charge Pump PLL in 180 nm CMOS Technology
The designing of charge pump with high gain OpAmp is a challenging task for getting faithful response .Design of high performance phase locked loop require ,a design of high performance charge pump .We have designed a operational amplifier for reducing the error caused by high speed glitch in a transistor and mismatch currents . A separate Op-Amp has designed in 180 nm CMOS technology by CADENC...
متن کاملLow Phase Noise Cmos Pll Frequency Synthesizer Design and Analysis
Title of dissertation: LOW PHASE NOISE CMOS PLL FREQUENCY SYNTHESIZER DESIGN AND ANALYSIS Xinhua He, Doctor of Philosophy, 2007 Dissertation directed by: Professor Robert Newcomb Department of Electrical and Computer Engineering The phase-locked loop (PLL) frequency synthesizer is a critical device of wireless transceivers. It works as a local oscillator (LO) for frequency translation and chann...
متن کامل