FPGA Implementation of FIR based Decimation Filter Structure for WiMAX Application
نویسنده
چکیده
This paper presents the implementation of two stage FIR (Finite Impulse Response) decimation filter using system generator and it is compared with single stage implementation of FIR filter for WiMAX Application. FIR filter with decimation factor M is subdivided into two decimation factors M1 and M2. The two different FIR filters are designed with different coefficient values and different sampling rate and cascaded instead of single stage FIR filter. The prototype is designed with MATLAB Simulink model and it is converted to VHDL code using Xilinx system generator. Prototype is implemented in Virtex VFPGA kit and simulation results and device utilization reports are generated and tabulated. The result shows that the two stage FIR filter utilizes less LUT‟s and consumes less power than the single stage FIR filter. This low power implementation of two stage FIR filter may be used as a decimation filter in WiMAX application.
منابع مشابه
Multi Band, Multi Mode Digital Rf Receiver Front-end Module for M-wimax
A digital RF receiver front-end employing a DT filter is proposed for application to m-WiMAX & The SAW-less receiver architecture, where the large out-of-band interferer can be rejected selectively by using a scalable frequency response property of FIR filter. In addition to the flexibility of the DT filter, the new non-decimation finite impulse response (NDF) filter can be cascaded to a conven...
متن کاملDigital Decimation Filter of ADSL: Design and Implementation
In this study four proposed structures for the digital decimation filter which is used in D A / ∑∆ converters of Asymmetrical Digital Subscriber Line (ADSL) are presented. Single multi rate (Finite Impulse Response) FIR, single multi rate (Infinite Impulse Response) IIR, three stages comb-FIR-FIR and comb-IIR-FIR are the four proposed structures. The hardware minimization is considered for each...
متن کاملHardware Implementation of the Multirate Decimation Filter for Noise Thermometer based on FPGA
This paper introduces an efficient Field Programmable Gate Array (FPGA) realization of a multirate decimation filter with narrow pass-band and narrow transition band for Noise thermometer application. The filter is composed of three stages; the first stage is a Cascaded Integrator Comb (CIC) decimation filter, the second stage is a two-coefficient half-band (HB) filter and the last stage is a s...
متن کاملA New Architecture for Decimating FIR Filter
A new architecture for decimating finite impulse response filters is proposed. The architecture is based on using a number of accumulators; each one accumulates a partial sum corresponding to a unique set of D filter coefficients into the filter output, where D is the decimation factor. In the new decimating filter, the accumulated result of an accumulator is passed to another accumulator once ...
متن کاملImplementation of a low power decimation filter using 1/3-band IIR filter
This paper presents a unique design and implementation of a low power decimation filter. The designed decimation filter architecture shows how the 1/3band IIR filter and a poly-phase half-band FIR filter are used effectively for multirate multistage signal processing. The 1/3-band IIR filter is realized using six first order all-pass filters. Each filter stage is simulated using Matlab and, the...
متن کامل