Compact Test Generation Using a Frozen Clock Testing Strategy

نویسندگان

  • Elizabeth M. Rudnick
  • Miron Abramovici
چکیده

Test application time is an important factor in the overall cost of VLSI chip testing. We present a new ATPG approach to generating compact test sequences for sequential circuits. Our approach combines a conventional ATPG algorithm, a technique based on the frozen clock testing strategy, and a dynamic compaction method based on a genetic algorithm. The frozen clock strategy temporarily suspends the sequential behavior of the circuit by stopping its clock and applying several vectors to increase the number of faults detected without changing the circuit state. Results show that test sets generated using the new approach are more compact than those generated by previous approaches for many circuits.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Using the Particle Swarm Optimization Algorithm to Generate the Minimum Test Suite in Covering Array with Uniform Strength

Up to now, several useful algorithms have been proposed to generate covering array, which is one of the branches of combinatorial testing. The main challenge in generating such arrays is generation of the arrays with a minimum number of test cases (for efficiency) at a proper time (for performance), for large systems. Covering array generation strategies are often divided into two general categ...

متن کامل

Investigations for Minimum Invasion Digital Only Built-In "Ramp" Based Test Techniques for Charge Pump PLL's

Due to a number of desirable operational and design characteristics, CP-PLL’s (Charge Pump Phase locked loops) have, in recent years become a pervasive PLL architecture. CP-PLL architectures are exploited for a variety of applications such as on chip clock generation, CRC (clock recovery circuits) and Radio frequency synthesis applications. This paper describes a simple, digital only, minimally...

متن کامل

Testing Older Adults for Signs of Age-Related Cognitive Decline: Clock Drawing Test vs.Mini-Mental State Examination

Objective: Mini-mental state examination, a nonspecific measure of global cognitive function, and the clock drawing test, a very concise and specific measure of cognitive function, are among the most widely used screening tests for cognitive dysfunction. The present research aimed to examine the correspondence between MMSE and CDT scores. Methods: A total of 70 older adults (mean(SD) age=69.70...

متن کامل

DFT (Design for Testability) Pattern Generation Task for Circuit Under Test

In this paper, we will present a method to reduce the power consumption during testing of a circuit-under-test (CUT). In proposed scheme the power reduced in two steps. In first step power reduced using gated clock design approach and in second step reduces the no of reduces the number of transitions at the inputs of the circuit-under-test. KeywordsLFSR, Clock gating, Bit swapping, Bilt-in-self...

متن کامل

Test Generation and Scheduling for a Hybrid BIST Considering Test Time and Power Constraint

This paper presents a novel approach for test generation and test scheduling for multi-clock domain SoCs. A concurrent hybrid BIST architecture is proposed for testing cores. Furthermore, a heuristic for selecting cores to be tested concurrently and order of applying test patterns is proposed. Experimental results show that the proposed heuristics give us an optimized method for multi clock dom...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • J. Inf. Sci. Eng.

دوره 16  شماره 

صفحات  -

تاریخ انتشار 2000