An efficient CMOS bridging fault simulator: with SPICE accuracy
نویسندگان
چکیده
This paper presents an alternative modeling and simulation method for CMOS bridging faults. The significance of the method is the introduction of a set of generic-bridge tables which characterize the bridged outputs for each bridge and a set of generic-cell tables which characterize how each cell propagates a logically undefined input. These two sets of tables are derived dynamically for a specific design by using a SPICE circuit simulator. Then they can be used by any logic fault simulator to simulate bridging faults. In this way, the proposed method can perform very fast bridging fault simulation yet with SPICE accuracy. The paper shows bow these two sets of tables are derived and used in a parallel pattern fault simulator. Experimental results on ISCASS5 benchmarks are promising.
منابع مشابه
On the Development of a Fast and Accurate Bridging Fault Simulator
This paperpresent~ an alternative modeling and simulation method for CMOS bridging faults. The significance of the method is the introduction of a set of unique-bridge tables which characterize the bridged outputs for each bridge and a set of unique-cell tables which characterize how each cell interprets an analog input. These two sets of tables are derived dynamically for a specific design by ...
متن کاملAnalysis of delay caused by Resistive Bridging faults in Secured CMOS 45 nm Technology, Implemented in QDI GHANIA AIT ABDELMALEK, REZKI ZIANI and MOURAD LAGHROUCHE
The article focuses on the defects modeling of secured CMOS circuits, implemented in Quasi Delay Insensitive (QDI). We analyze the static and the dynamic behavior of resistive bridges as a function of its unpredictable resistance. SPICE simulations were performed for 45nm CMOS technology. Simulation results are given for the conditions of defect detection and for the delay induced by the resist...
متن کاملVoltage- and current-based fault simulation for interconnect open defects
This paper describes a highly accurate but eecient fault simulator for interconnect opens in combinational or full-scan digital CMOS circuits. The analog behavior of the wires with interconnect opens are modeled very eecently in the vicinity of the defect in order to predict what logic levels the fanout gates will interpret, and whether a suucient IDDQ current will be owing inside the fanout ga...
متن کاملGenetic-algorithm-based test generation for current testing of bridging faults in CMOS VLSI circuits
An efficient automatic test pattern generator for IDDQ current testing of CMOS digital circuits is presented. The complete two-line bridging fault set is considered. Genetic algorithms are used to generate compact test sets. Experimental results for ISCAS85 and ISCAS89 benchmark circuits are presented.
متن کاملAccurate Fault Modeling and Fault Simulation of Resistive Bridges
This paper presents accurate fault models, an accurate fault simulation technique, and a new fault coverage metric for resistive bridging faults in gate level combinational circuits at nominal and reduced power supply voltages. We demonstrate that some faults have unusual behavior, which has been observed in practice. On the ISCAS85 benchmark circuits we show that a zero-ohm bridge fault model ...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- IEEE Trans. on CAD of Integrated Circuits and Systems
دوره 15 شماره
صفحات -
تاریخ انتشار 1996