Binding, Allocation and Floorplanning in Low Power High-Level Synthesis
نویسندگان
چکیده
This work is a contribution to high level synthesis for low power systems. While device feature size decreases, interconnect power becomes a dominating factor. Thus it is important that accurate physical information is used during high-level synthesis [1]. We propose a new power optimisation algorithm for RTlevel netlists. The optimisation performs simultaneously slicingtree structure-based floorplanning and functional unit binding and allocation. Since floorplanning, binding and allocation can use the information generated by the other step, the algorithm can greatly optimise the interconnect power. Compared to interconnect unaware power optimised circuits, it shows that interconnect power can be reduced by an average of 41.2 %, while reducing overall power by 24.1 % on an average. The functional unit power remains nearly unchanged. These optimisations are not achieved at the expense of area.
منابع مشابه
A Temperature-Aware Scheduling with Incremental Binding and Floorplanning for HLS
Modern Integrated Circuits’ reliability and performance mainly depends upon its temperature and power due to the continuous process scaling. The IC peak temperature depends upon the power density of the IC. Thus, a power-aware High-Level Synthesis technique concentrates on the overall power reduction and is not appropriate for temperature-aware IC design. The temperature-aware design technique ...
متن کاملSimultaneous Scheduling, Binding and Floorplanning in High-level Synthesis
With small device features in sub-micron technologies, interconnection delays play a dominant part in cycle time. Hence, it is important to consider the impact of physical design during high level synthesis. In comparison to a traditional approach which separates high-level synthesis from physical design, an algorithm which is able to make these stages interact very closely, would result in sol...
متن کاملHigh - Level Resource Binding and Allocation for Power and Performance Optimization
While technology scaling has presented many new and exciting opportunities, new design challenges have arisen. Smaller feature sizes have led to increased density and large variations in the delay and power characteristics of on-chip devices. Additionally, with the increasing desirability of low-power chips, decreasing power consumption has become a significant priority. Major sources of dynami...
متن کاملNoC Design and Performance Optimization
Systems-on-Chip (SoCs) and Chip Multiprocessors (CMPs) have strong global communication requirements, and networks-on-chip (NoCs) have been proposed as a scalable solution to overcome these communication challenges. This work explores the application of NoCs in both SoCs and CMPs. For SoCs, our work considers the application-specific NoC architecture design problem in a 3D environment. We prese...
متن کاملSimultaneous Resource Binding and Dual-Vdd Allocation for Power Optimization with Probabilistic Reliability Guarantee
Uncertainty in design performance due to fabrication and environmental variability poses a challenge to create robust designs in sub 90nm technologies. It is imperative to develop design techniques that have a reliability guarantee without imposing a penalty in performance. Such techniques inherently require accurate modeling and consideration of variability during optimization. In this work, w...
متن کامل