Two Flash Technologies Compared : NOR vs NAND

نویسنده

  • Arie Tal
چکیده

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Process Step and Analysis of Bit Cost for Stacked Type MRAM with NOR Structured Cell

In this paper the process step and analysis of bit cost of stacked type MRAM with NOR structured cell has been newly described. For NOR structure 4 layer process is needed for realizing 1 layer memory cell compared with 2 layer for NAND structure. Estimated bit cost for stacked type NOR MRAM is very small, 0.04-0.4, compared with that of 1 layered NAND flash memory. This shows that not only NAN...

متن کامل

A Survey of 3D Nand Flash Memory

Nand flash memory is an important part of the electronics products. Over the years scientists and engineers have worked hard to make it faster and cost effective. Recently, there has been a realization that current technologies is not capable of further increasing their capacity and at the same time keep the cost down. Keeping in view this limit and the ever increasing need for Nand flash memor...

متن کامل

Error Correction Codes and Signal Processing in Flash Memory

This chapter is to introduce NAND flash channel model, error correction codes (ECC) and signal processing techniques in flash memory. There are several kinds of noise sources in flash memory, such as random-telegraph noise, retention process, inter-cell interference, background pattern noise, and read/program disturb, etc. Such noise sources reduce the storage reliability of flash memory signif...

متن کامل

PTL: PRAM translation layer

In this paper, we attempt to replace NAND Flash memory with PRAM, while PRAM initially targets replacing NOR Flash memory. To achieve it, we need to handle wear-leveling issue of PRAM since the maximum number of writes in PRAM is only 10. Thus, we have proposed PRAM Translation Layer (PTL) to resolve endurance problem for a PRAM-based storage system. We modified FlashSim to support both PRAM an...

متن کامل

Design of on-chip error correction systems for multilevel NOR and NAND flash memories

The design of on-chip error correction systems for multilevel code-storage NOR flash and data-storage NAND flash memories is concerned. The concept of trellis coded modulation (TCM) has been used to design on-chip error correction system for NOR flash. This is motivated by the non-trivial modulation process in multilevel memory storage and the effectiveness of TCM in integrating coding with mod...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2002