Application of Look-up Table Approach to High-K Gate Dielectric MOS Transistor circuits
نویسندگان
چکیده
In this paper, we study the circuit performance issues of high-K gate dielectric MOSFETs using the Look-up Table (LUT) approach. The LUT approach is implemented in a public-domain circuit simulator SEQUEL. We observed an excellent match between LUT simulator and mixed mode simulations using MEDICI. This work clearly demonstrates the predictive power of the new simulator, as it enables evaluation of circuits directly from device simulation results without going through model parameter extraction.
منابع مشابه
Channel thickness dependency of high-k gate dielectric based double-gate CMOS inverter
This work investigates the channel thickness dependency of high-k gate dielectric-based complementary metal-oxide-semiconductor (CMOS) inverter circuit built using a conventional double-gate metal gate oxide semiconductor field-effect transistor (DG-MOSFET). It is espied that the use of high-k dielectric as a gate oxide in n/p DG-MOSFET based CMOS inverter results in a high noise margin as well...
متن کاملGate structural engineering of MOS-like junctionless Carbon nanotube field effect transistor (MOS-like J-CNTFET)
In this article, a new structure is presented for MOS (Metal Oxide Semiconductor)-like junctionless carbon nanotube field effect transistor (MOS-like J-CNTFET), in which dual material gate with different work-functions are used. In the aforementioned structure, the size of the gates near the source and the drain are 14 and 6 nm, respectively, and the work-functions are equal and 0.5 eV less tha...
متن کاملGate structural engineering of MOS-like junctionless Carbon nanotube field effect transistor (MOS-like J-CNTFET)
In this article, a new structure is presented for MOS (Metal Oxide Semiconductor)-like junctionless carbon nanotube field effect transistor (MOS-like J-CNTFET), in which dual material gate with different work-functions are used. In the aforementioned structure, the size of the gates near the source and the drain are 14 and 6 nm, respectively, and the work-functions are equal and 0.5 eV less tha...
متن کاملDevice and Circuit Performance Issues with Deeply Scaled High-K MOS Transistors
In this paper we look at the effect of Fringe-Enhanced-Barrier-lowering (FEBL) for highK dielectric MOSFETs and the dependence of FEBL on various technological parameters (spacer dielectrics, overlap length, dielectric stack, S/D junction depth and dielectric thickness). We show that FEBL needs to be contained in order to maintain the performance advantage with scaled high-K dielectric MOSFETs....
متن کاملMetal-dielectric band alignment and its implications for metal gate complementary metal-oxide-semiconductor technology
The dependence of the metal gate work function on the underlying gate dielectric in advanced metal-oxide-semiconductor ~MOS! gate stacks was explored. Metal work functions on high-k dielectrics are observed to differ appreciably from their values on SiO2 or in vacuum. We applied the interface dipole theory to the interface between the gate and the gate dielectric of a MOS transistor and obtaine...
متن کامل