Energy Efficient VLSI Architecture for Linear Turbo Equalizer
نویسندگان
چکیده
In this paper, energy efficient VLSI architectures for linear turbo equalization are studied. Linear turbo equalizers exhibit dramatic bit error rate (BER) improvement over conventional equalizers by enabling a form of joint equalization and decoding in which soft information is iteratively exchanged between the equalizer and decoder. However, turbo equalizers can be computationally complex and hence require significant power consumption. In this paper, we present an energy-efficient VLSI architecture for such linear turbo equalizers. Key architectural techniques include elimination of redundant operations and early termination. Early termination enables powering down parts of the soft-input soft-output (SISO) equalizer and decoder thereby saving power. Simulation results show that energy savings in the range 30–60% and 10–60% are achieved in equalization and decoding, respectively. Furthermore, we present finite precision requirements of the linear turbo equalizer and an efficient rescaling method to prevent overflow.
منابع مشابه
Area-efficient High-throughput Vlsi Architecture for Map-based Turbo Equalizer
We present an area-efficient MAP-based turbo equalizer VLSI architecture by proposing a symbol-based soft-input softoutput (SISO) kernel which processes one multi-bit symbol in every clock cycle. The symbol-based SISO hardware can be shared by the equalizer and decoder, thereby reducing silicon area. Further, by introducing block-interleaved computation in the add-compare-select recursions, the...
متن کاملDesign and Implementation of a Low Complexity VLSI Turbo-Code Decoder Architecture for Low Energy Mobile Wireless Communications
Channel coding is commonly incorporated to obtain sufficient reception quality in wireless mobile communications transceiver to counter channel degradation due to intersymbol interference, multipath dispersion, and thermal noise induced by electronic circuit devices. For low energy mobile wireless communications, it is highly desirable to incorporate a decoder which has a very low power consump...
متن کاملLow - Power Turbo Equalizer Architecture
In this paper, we propose a low complexity architecture for turbo equalizers. Turbo equalizers jointly equalize and decode the received signal by exchanging soft information iteratively. The proposed architecture employs early termination of the iterative process when it does not impact the bit-error rate PER). Early termination enables the powering down parts of the soft-input soft-output (SIS...
متن کاملLinear Equalizers for Turbo Equalization A New Optimization Criterion for Determining the Equalizer Taps
This paper investigates the subject of turbo equalizations in which a receiver combines the equalization and decoding process in an iterative fashion. In order to save in complexity, a linear equalizer with two inputs, one for the received signal and one for the extrinsic information, replaces the aposteriori probability (APP) processor used for the equalization. The equalizer tap gains are det...
متن کاملIterative Equalizer for OFDM-CDMA Multiple Access Communication Systems
In this paper, the receivers with adaptive equalizer and turbo decoder are investigated for orthogonal frequency division multiplexing-code division multiple access (OFDM-CDMA) systems in multipath channels. The de-spreading equalizer which combines de-spreading and equalization is used to mitigate the MAI and ISI. The stochastic gradient based LMS algorithm is used as the adaptive algorithm fo...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- VLSI Signal Processing
دوره 39 شماره
صفحات -
تاریخ انتشار 2005