Mitigation of process variation effect in FPGAs with partial rerouting method

نویسندگان

  • Zhenyu Guan
  • Justin S. Wong
  • Sumanta Chaudhuri
  • George A. Constantinides
  • Peter Y. K. Cheung
چکیده

In this paper, the FPGA routing process is explored to mitigate and take advantage of the effect of delay variability due to process variation. A new method called partial rerouting is proposed in this paper to improve the timing performance based on process variation and reduce the execution time. By only rerouting a small number of critical and near-critical paths, about 6.3% timing improvement can be achieved by partial rerouting method. At the same time, partial rerouting can speed up the routing process by 9 times compared with full chipwise with 100 target FPGAs (variation maps). Moreover, the partial rerouting enables a trade-off between product yield and routing speed.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A Partial TMR Technique for Improving Reliability at a Low Hardware Cost in FPGAs

The flexibility combined with the computational capabilities of FPGAs make them a very attractive solution for space-based computing platforms. However, SRAM-based FPGAs are susceptible to radiation effects, including Single Event Upsets. In order to increase the fault tolerance of FPGA designs, fault mitigation techniques, such as Triple Module Redundancy, can be applied. Such techniques, howe...

متن کامل

A Novel Method for Mitigation of Asphaltene Deposition in the Wellstring

Asphaltene precipitation and deposition is a serious problem in many Iranian fields. The deposited asphaltene results in partial or total blockage of the wellbore and wellstring reducing or completely seizing oil production. This paper studies the asphaltene problem and mitigation methods in wellstring systematically. It presents new approach based on the combination of thermodynam...

متن کامل

On the Value of Mitigation and Contingency Strategies for Managing Supply Chain Disruption Risks

We study a single-product setting in which a firm can source from two suppliers, one that is unreliable and another that is reliable but more expensive. Suppliers are capacity-constrained, but the reliable supplier may possess volume flexibility. We prove that in the special case in which the reliable supplier has no flexibility and the unreliable supplier has infinite capacity, a risk-neutral ...

متن کامل

Enhancing Robust SEU Mitigation with 28-nm FPGAs

Systems designed with FPGAs benefit from significant improvements over ASICS, such as rapid-process technology scaling and design innovation, which permit the use of FPGAs in high-availability, high-reliability, and safety-critical systems. However, along with technology scaling come other effects such as increased susceptibility to soft errors that previously could be ignored. These soft error...

متن کامل

A New Method for Mitigation SEU Errors in Three-Dimensional FPGAs

Now a day's one of the most crucial issues in the field of FPGAGs, especially in SRAM FPGAs is single event upsets. One of the most effective methods to decrease these errors is using three dimensional FPGAs. This paper presents evaluation and mitigation of SEU cost on six layers three-dimensional (3D) FPGAs. The evaluation results show that SUE rate decrease about 67% on six layers 3D FPGAs. W...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • IEICE Electronic Express

دوره 11  شماره 

صفحات  -

تاریخ انتشار 2014