Design of Low Power High Speed Level Shifter
نویسندگان
چکیده
The leakage power consumption increases with the scaling of the devices and it is expected that the leakage power consumption is important design constraint of total power consumption. In this proposed work , a new configuration of level shifter for low power high speed application has been presented. The proposed circuit have no cross coupled connection, by which there will be reduction in delay. In this work a new level shifter design has introduced at an ultra low core voltage and has wide range of Input/output voltage. This Low power high speed level shifter allows wide Input/output interface voltage applications in CMOS Technology. On an average it shows an improvement of 8% on average power consumption and 77.2% on delay compared with conventional level shifter with a little bit area overhead.
منابع مشابه
High Speed Level Shifter Design for Low Power Applications Using 45nm Technology
As the need of handheld devices such as cell phones, speakers, cameras etc., is growing, low power consumption has important design issues for integrated circuits. Level Shifter is an interfacing circuit which can interface low core voltage to high inputoutput voltage. In order to achieve reduction in power consumption and delay, the proposed level shifter named Single Supply Level Shifter (SSL...
متن کاملA Novel Energy Efficient Transmission gate Voltage Level Shifter for multi VDD systems
A new design of level-up and level-down shifter for low-power and high speed applications has been presented. Level-up and level-down operations can be perform by using the new well-organized Transmission gate Voltage Level Shifter (TVLS). In this paper a novel voltage level shifter have introduced that performs level-up shift or level-down shifts. In this, the circuit watch its input logic vol...
متن کاملLow Leakage Multi Threshold Level Shifter Design using Sleepy Keeper
In this paper, a low leakage multi Vth level shifter is designed for robust voltage shifting from sub threshold to above threshold domain using MTCMOS technique and sleepy keeper. Multi Threshold CMOS is an effective circuit level technique that improves the performance and design by utilizing both low and high threshold voltage transistors. Power dissipation has become an overriding concern fo...
متن کاملA Low to High Voltage Tolerant Level Shifter for Power Minimization
A Level shifter used in multiple voltage digital circuits is presented. Level shifter allow for effective interfacing between voltage domains supplied by different voltage level .Usually conventional level shifter which can shift any voltage level signal to a desired higher level with low leakage current .In this level shifter we used multi VDD design techniques which give more design flexibili...
متن کاملDesign of Low Power Level Shifter Circuit with Sleep Transistor Using MultiSupply Voltage Scheme
New low-power Level Shifter (LS) circuit is designed by using sleep transistor with Multi Threshold CMOS (MTCMOS) technique for robust logic voltage shifting from sub-threshold to abovethreshold domain. MultiSupply Voltage Design (MSVD) technique is mainly used for energy and speed in modern system-on-chip. In MSVD, level shifters are required to allow different voltage supply to shift from the...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2014