Fast and Practical False-Path Elimination Method for Large SoC Designs
نویسندگان
چکیده
In this paper, we propose a new fast and practical technique to eliminate known false paths during the static timing analysis (STA). False paths are verified fast using additional information stored in arrival times, which is a pass-through history of exceptional nodes. The information can be constructed with small memory overhead hecause individual false path list is not managed in each arrival time. We adapted this method to classical arrival time computation and critical path searching algorithm The feature is w d in CubicTime, our full-chip gate level static timing analyzer supporting multiple clock domains. We describe the details of our algorithm and the experimental results compared to those of our previous method and a de-facto industry-standard STA tool.
منابع مشابه
محاسبه سریع انتگرالهای تشعشعی با روش FFT جهت کاربرد در تحلیل آنتنهای بازتابنده شکلیافته
Normal 0 false false false EN-US X-NONE AR-SA MicrosoftInternetExplorer4 ...
متن کاملUsing FPGA Prototyping Board as an SoC Verification and Integration Platform
Size of new designs has grown so much that it easily allows creation of the entire system containing microprocessor unit and peripherals on one chip. Verification of such designs can no longer rely on software only, since simulation of MPU does not allow fast enough testing of application software and formal tools handle system hardware only. The use of FPGA-based prototyping boards creates fas...
متن کاملOn generation of the minimum pattern set for data path elements in SoC design verification based on port order fault model
Embedded cores are being increasingly used in the design of large System-on-a-Chip (SoC). Because of the high complexity of SoC, the design verification is a challenge for system integrator. To reduce the verification complexity, the port order fault (POF) model proposed in [1] has been used for verifying core-based designs and the corresponding verification pattern generation have been develop...
متن کاملA Fast and Efficient On-Line Harmonics Elimination Pulse Width Modulation for Voltage Source Inverter Using Polynomials Curve Fittings
The paper proposes an algorithm to calculate the switching angles using harmonic elimination PWM (HEPWM) scheme for voltage source inverter. The algorithm is based on curve fittings of a certain polynomials functions. The resulting equations require only the addition and multiplication processes; therefore, it can be implemented efficiently on a microprocessor. An extensive angle error analysis...
متن کاملFalse-Path Removal Using Delay Fault Simulation
Some false paths are caused by redundant stuck-at faults. Removal of those stuck-at faults automatically eliminates such false paths f r o m the circuit. However, there are other false paths that are not associated with any redundant stuck-at fault. All links of such a false path are shared with other testable paths. W e focus o n the elimination of this type of false paths. W e use a nonenumer...
متن کامل