A FinFET SRAM cell design with BTI robustness at high supply voltages and high yield at low supply voltages
نویسندگان
چکیده
In this paper, a SRAM cell structure which uses pMOS access transistors and predischarged bitlines is presented. By using the strained pMOS transistor technology, the degradation of the read static noise margin (SNM) at high supply voltages due to the aging, especially in the presence of symmetric stress, is suppressed. In contrast to conventional cell, the write margin of the proposed cell does not degrade considerably at low supply voltages. To assess the efficacy, the proposed cell is compared with conventional cell for two cases of unstrained and strained pMOS. A comparative study is performed using mixed mode device/circuit simulations for a gate length of 22 nm. The results show that the read SNM degradation due to the symmetric aging at the supply voltage of 1V is about 6% after three years for the proposed strained structure, while degradations are 14%, 12%, and 11% for the unstrained proposed structure, unstrained, and strained conventional structures, respectively. In addition, the proposed cell has both read and write cell sigma yields higher than six for supply voltages ranging from 1V down to 0.5V while the other structures have read or write yields less than six at the minimum supply voltage. Through some work function tuning, the cell sigma yields of the other structures reach above six for both read and write while being still lower than those of the proposed structure. Copyright © 2015 John Wiley & Sons, Ltd.
منابع مشابه
12th Int'l Symposium on Quality Electronic Design
Bias Temperature Instability (BTI) causes significant threshold voltage shift in MOSFET using Hafnium-dioxide (HfO2) High-k dielectric material. Negative BTI and Positive BTI are two types of BTI effects observed in p-channel and n-channel MOSFET. BTI affects the stability and reliability of conventional six transistor (6T) SRAM design in nano-scale CMOS technology. Eight transistor (8T) and Te...
متن کاملA near-threshold 7T SRAM cell with high write and read margins and low write time for sub-20 nm FinFET technologies
In this paper, a 7T SRAM cell with differential write and single ended read operations working in the near-threshold region is proposed. The structure is based on modifying a recently proposed 5T cell which uses high and low VTH transistors to improve the read and write stability. To enhance the read static noise margin (RSNM) while keeping the high write margin and low write time, an extra acc...
متن کاملISSCC 2015 / SESSION 17 / EMBEDDED MEMORY AND DRAM I / O / 17 . 1 17 . 1 A 0 . 6 V 1 . 5 GHz 84 Mb SRAM
The growth of battery-powered mobile and wearable devices has increased the importance of low-power operation and cost in system-on-a-chip (SoC) design. Supply-voltage scaling is the predominant approach to active power reduction for SoC design, including voltage scaling for on-die memory given increasing levels of memory integration. SRAM can limit the minimum operating voltage (VMIN) of a des...
متن کاملBias Dependence of Single Balaji
devices necessitate evaluating the SEU mechanisms of FinFET circuit stability at low supply voltages dissipation, it is also necessary over a range of voltages. FinFET proton exponential low simulations show that the weak variation of supply voltage critical charge Index Terms particles, Neutrons, Heavy The Semiconductor Industry Association (SIA) roadmap has identified power dissipation as one...
متن کاملSuper-Threshold Adiabatic FinFET Circuits Based on PAL-2N Operating in Medium Strong Inversion Regions
Lowering supply voltage of FinFET circuits is an effective way to achieve low power dissipations. In this paper, the super-threshold adiabatic FinFET circuits based on PAL-2N operating on medium strong inversion regions are addressed in terms of energy consumption and operating frequency. The supply voltage of the super-threshold circuits is much larger than the threshold voltage of the transis...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- I. J. Circuit Theory and Applications
دوره 43 شماره
صفحات -
تاریخ انتشار 2015