Exploiting intellectual properties with imprecise design costs for system-on-chip synthesis
نویسندگان
چکیده
This paper presents an intellectual property (IP)-based system-on-chip (SoC) synthesis framework focusing on how to select IPs from different sources and how to integrate the selected IPs using on-chip buses. In order to synthesize an on-chip bus-based SoC architecture using IPs with imprecise design costs, we propose a possibilistic mixed integer linear programming (PMILP) model, which is converted into an equivalent mixed integer linear programming (MILP) model without increasing the computational complexity. Then, the equivalent MILP model is solved to decide whether each IP is selected or not, and to locate the selected IP on the optimal on-chip bus of a hierarchical bus architecture that consists of on-chip buses with different bus attributes. Experimental results on an MP3 decoding system show that the IP-centric design space with uncertainty can be successfully explored using the proposed scheme.
منابع مشابه
Automatic Synthesis and Formal Verification of Interfaces Between Incompatible Soft Intellectual Properties
In this work, we are concerned with automatic synthesis and formal verification of interfaces between incompatible soft intellectual properties (IPs) for System On Chip (SOC) design. IPs Structural and dynamic aspects are modeled via UML2.x diagrams such as structural, timing and Statecharts diagrams. From these diagrams, interfaces are generated automatically between incompatible IPs following...
متن کاملQueue Generation Algorithm for Interface Synthesis
In system-on-a-chip design, automating design reuse is one of the most important issues. Since most Intellectual Properties(IP) are provided by different vendors, they have different interface schemes. In order to automate design reuse, methods for combining system components with incompatbile communication protocols must be developed because a large portion of integration is devoted to designi...
متن کاملInterface Synthesis from Protocol Specification
In system-on-chip design, automating design reuse is one of the most important issues. Since most Intellectual Properties(IP) are provided by different vendors, they have different interface schemes, and different data rates. In order to automate design reuse, methods for combining system components with incompatbile I/O and interface protocols, must be developed. Furthermore design interfaces ...
متن کاملTo Aai - Baba ii
SULE, AMBARISH MUKUND Hardware-Software Codesign of a Programmable Wireless Receiver System-on-a-chip. (Under the direction of Prof. William Rhett Davis). With gate counts and system complexity growing rapidly, engineers have to find efficient ways of designing hardware circuits. The advent of Hardware Description Languages and synthesis methodologies improved designer productivity by raising t...
متن کاملSoft Intellectual Properties (IPs) integration for System On Chip (SOC) design
This work deals with incompatible soft intellectual properties (IPs) integration for System On Chip (SOC) design. IPs Structural and dynamic aspects are modeled via UML 2.x diagrams such as structural, timing and Statecharts diagrams. From these diagrams, interfaces are generated automatically following an interface generation algorithm. Interfaces behaviors verification is performed by the mod...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- IEEE Trans. VLSI Syst.
دوره 10 شماره
صفحات -
تاریخ انتشار 2002