Device and Circuit Performance Issues with Deeply Scaled High-K MOS Transistors
نویسندگان
چکیده
In this paper we look at the effect of Fringe-Enhanced-Barrier-lowering (FEBL) for highK dielectric MOSFETs and the dependence of FEBL on various technological parameters (spacer dielectrics, overlap length, dielectric stack, S/D junction depth and dielectric thickness). We show that FEBL needs to be contained in order to maintain the performance advantage with scaled high-K dielectric MOSFETs. The degradation in high-K dielectric MOSFETs is also identified as due to the additional coupling between the drain-to-source that occurs through the gate insulator, when the gate dielectric constant is significantly higher than the silicon dielectric constant. The technology parameters required to minimize the coupling through the highK dielectric are identified. It is also shown that gate dielectric stack with a low-K material as bottom layer (very thin SiO2 or oxy-nitride) will be helpful in minimizing FEBL. The circuit performance issues with high-K MOS transistors are also analyzed in this paper. An optimum range of values for the dielectric constant has been identified from the delay and the energy dissipation point of view. The dependence of the optimum K for different technology generations has been discussed. Circuit models for the parasitic capacitances in high-K transistors, by incorporating the fringing effects, have been presented.
منابع مشابه
Statistical Modelling of MOS Transistor Mismatch for High-voltage CMOS Processes
The random mismatch of semiconductor devices caused by local variations of the production process strongly influences critical performance parameters of analog circuits. In order to estimate the influence of the device mismatch on the circuit yield during the design phase, statistical mismatch models for the individual components must be provided for circuit simulation. Based on extensive stati...
متن کاملA Micropower Current-Mode Euclidean Distance Calculator for Pattern Recognition
In this paper a new synthesis for circuit design of Euclidean distance calculation is presented. The circuit is implemented based on a simple two-quadrant squarer/divider block. The circuit that employs floating gate MOS (FG-MOS) transistors operating in weak inversion region, features low circuit complexity, low power (<20uW), low supply voltage (0.5V), two quadrant input current, wide dyn...
متن کاملFully Self-consistent Quantum Mechanical Device Simulator for Modeling P Channel Strained Sige Mosfets
Over the past three decades, silicon MOS-based integrated circuits, such as microprocessors, have consistently delivered greater functionality at higher performance and lower cost per function. An empirical observation called Moore’s Law [1] is commonly quoted to highlight the exponential rates of increase in circuit speed and integration density as MOS transistors have scaled down in channel l...
متن کاملDevice and Circuit Performance Simulation of a New Nano- Scaled Side Contacted Field Effect Diode Structure
A new side-contacted field effect diode (S-FED) structure has beenintroduced as a modified S-FED, which is composed of a diode and planar double gateMOSFET. In this paper, drain current of modified and conventional S-FEDs wereinvestigated in on-state and off-state. For the conventional S-FED, the potential barrierheight between the source and the channel is observed to b...
متن کاملRF Analog Circuit Design with Scaled CMOS Devices
Because of the prospect of low cost and high integration of scaled CMOS, much effort is being focused on its use for Radio-Frequency (RF) communication circuits. Low Noise Amplifiers (LNA) are essential building blocks for the design of communication systems, and some applications would benefit from the use of low cost CMOS transistor technology to build the LNA. MOS transistors are typically c...
متن کامل