A 20 Gb/s INJECTION-LOCKED CLOCK AND DATA RECOVERY CIRCUIT
نویسندگان
چکیده
This paper presents a 20 Gb/s injection-locked clock and data recovery (CDR) circuit for burst mode applications. Utilizing a half rate injection-locked oscillator (ILO) in the proposed CDR circuit leads to higher speed operation and lower power consumption. In addition, to accommodate process, voltage, and temperature (PVT) variations and to increase the lock range, a frequency locked loop is proposed to use in this circuit. The circuit is designed in 0.18 μm CMOS and the simulations for 2 7 -1 pseudo random bit sequence (PRBS) show that the circuit consumes 55.3 mW at 20 Gb/s, while the recovered clock rms jitter is 1.1 ps.
منابع مشابه
A 56 Gb/s Analog PLL for Clock Recovery
We report on a clock-recovery circuit employing a phase locked loop (PLL) at 56.88 Gb/s demonstrated by locking to a 28.44 GHz sinosoidal signal while two additional circuits with adapted on-chip passive components locked to 29 Gb/s and 39 Gb/s pseudorandom bit sequences. To our knowledge, this is the first demonstration of an integrated PLL IC for clock recovery at a data rate well beyond 40 G...
متن کاملA 40-Gb/s Clock and Data Recovery Circuit in 0.18- m CMOS Technology
A phase-locked clock and data recovery circuit incorporates a multiphase LC oscillator and a quarter-rate bang-bang phase detector. The oscillator is based on differential excitation of a closed-loop transmission line at evenly spaced points, providing half-quadrature phases. The phase detector employs eight flip-flops to sample the input every 12.5 ps, detecting data transitions while retiming...
متن کاملA 10-Gb/s CMOS Clock and Data Recovery Circuit with a Half-Rate Linear Phase Detector
A 10-Gb/s phase-locked clock and data recovery circuit incorporates an interpolating voltage-controlled oscillator and a half-rate phase detector. The phase detector provides a linear characteristic while retiming and demultiplexing the data with no systematic phase offset. Fabricated in a 0.18m CMOS technology in an area of 1 1 0 9 mm, the circuit exhibits an RMS jitter of 1 ps, a peak-to-peak...
متن کاملA 40-Gb/s Integrated Clock and Data Recovery Circuit in a 50-GHz Silicon Bipolar Technology
Clock and data recovery (CDR) circuits are key electronic components in future optical broadband communication systems. In this paper, we present a 40-Gb/s integrated CDR circuit applying a phase-locked loop technique. The IC has been fabricated in a 50-GHz f T self-aligned double-polysilicon bipolar technology using only production-like process steps. The achieved data rate is a record value f...
متن کاملInjection-Locked Clock Recovery Using a Multiplexed Oscillator for Half-Rate Data-Recovered Applications
An injection-locked clock recovery circuit (CRC) with quadrature outputs based on multiplexed oscillator is presented. The CRC can operate at a half-rate speed to provide an adequate locking range with reasonable jitter and power consumption because both clock edges sample the data waveforms. Implemented by 0.18-μm CMOS technique, experimental results demonstrate that it can achieve the phase n...
متن کامل