Efficient Generation of Timing and Power Polynomial Models from Lookup Tables for SoC Designs
نویسنده
چکیده
A new scheme is presented for generating optimal timing and power models, which can speed up timing and power analyses with full accuracy in systemon-chip (SoC) designs. In this scheme, the nonlinear multidimensional timing and power lookup tables in semiconductor libraries are transformed into optimized (piecewise) polynomial equations in an efficient and accurate manner. The transform problem is mathematically defined as a least square problem, which is efficiently solved by a set of robust numerical algorithms. These optimized polynomial equations are then represented using the delay and power calculation language (DPCL), which can be complied into object code and used by various EDA tools.
منابع مشابه
Optimizing Multipliers for the CPU: A ROM based approach
In a modern day CPU, the multiplier has become an important part of an ALU in terms of both power and performance. Modern day multiplier designs provide some enhancements in power and performance over traditional multiplier designs. However, this enhancement, especially from a power perspective, may prove to be inadequate for a low-power application. Using lookup-based tables for multiplication...
متن کاملپیش یابی 60 ساله مشخصات امواج در جنوب خلیج فارس با استفاده از مدلSWAN به روش شبه زمانی
The goal of this study was to simulate the wave characteristics in the south of Persian Gulf over a 60 year period. Wind data from the study area including offshore measurement, satellite observation and numerical atmospheric models were collated and analyzed. The modified NCEP/NCAR wind field was chosen as input to the SWAN model which has the longest duration among wind data sources. SWAN mod...
متن کاملPOWER AND TIMING MODELLING, OPTIMISATION AND SIMULATION Reducing power dissipation of register alias tables in high-performance processors
Modern microprocessor designs implement register renaming using register alias tables (RATs) which maintain the mapping between architectural and physical registers. Because of the non-trivial power that is dissipated in a disproportionately small area, the power density in the RAT is significantly higher than in some other datapath components. Mechanisms are proposed to reduce the RAT power an...
متن کاملPower and Time Efficient IP Lookup Table Design Using Partitioned TCAMs
This paper proposes a power and time efficient scheme for designing IP lookup tables. The proposed scheme uses partitioned Ternary Content Addressable Memories (TCAMs) that store IP lookup tables. The proposed scheme enables O(1) time penalty for updating an IP lookup table. The partitioned TCAMs allow an update done by a simple insertion without the need for routing table sorting. The organiza...
متن کاملEfficient Delay Characterization Method to Obtain the Output Waveform of Logic Gates Considering Glitches
Accurate delay calculation of circuit gates is very important in timing analysis of digital circuits. Waveform shapes on the input ports of logic gates should be considered, in the characterization phase of delay calculation, to obtain accurate gate delay values. Glitches and their temporal effect on circuit gate delays should be taken into account for this purpose. However, the explosive numbe...
متن کامل