Design of FPGA Interconnect for Multilevel Metalization

نویسندگان

  • Raphael Rubin
  • André DeHon
چکیده

How does multilevel metalization impact the design of FPGA interconnect? The availability of a growing number of metal layers presents the opportunity to use wiring in the thirddimension to reduce switch requirements. Unfortunately, traditional FPGA wiring schemes are not designed to exploit these additional metal layers. We introduce an alternate topology, based on Leighton’s Mesh-of-Trees, which carefully exploits hierarchy to allow additional metal layers to support arbitrary device scaling. When wiring layers grow sufficiently fast with aggregate network size (N), our network requires only O(N) area; this is in stark contrast to traditional, Manhattan FPGA routing schemes where switching requirements alone grow superlinearly in N. In practice, we show that, even for the admittedly small designs in the Toronto “FPGA Place and Route Challenge,” the Mesh-ofTrees networks require 10% less switches than the standard, Manhattan FPGA routing scheme.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A Defect Sensitivity Measurement Tool Enabling Comparison of Multilevel Interconnection Strategies

EXTENDED ABSTRACT The introduction of multilevel metalization processes brings new challenges to the design and fabrication of high yielding ICs. As much as 50% of yield loss in digital ICs can be attributed to the metalization stages of fabrication. This can be a particular problem when new process technologies such as multilevel interconnect are being introduced. The EYE tool addresses the pr...

متن کامل

Performance Analysis and Optimization of High Density Tree-Based 3D Multilevel FPGA

A novel 3D Tree-based Multilevel FPGA architecture that unifies two unidirectional programmable interconnection network is presented in this paper. In a Tree based architecture, the interconnects are arranged in a multilevel network with the logic blocks placed at different Tree levels using ButterflyFat-Tree network topology. 2D physical layout development of a Tree-based multilevel interconne...

متن کامل

Some Practical Issues of Curvature and Thermal Stress in Realistic Multilevel Metal Interconnect Structures

This paper presents the results of a systematic study of curvature and stress evolution during thermal loading in singleand multilevel interconnect line structures which have been deposited on a much thicker substrate. Effects of line aspect ratio, passivation geometry, and metal density within a metalization level on thermal stress evolution in the lines are addressed. The current analytical s...

متن کامل

Circuit Design , Transistor Sizing and Wire Layout of FPGA Interconnect

This paper examines the electrical design of FPGA interconnect circuitry. We explore the circuit design of pass transistor and tri-state buffer routing switches, determine which transistor sizing, metal width and metal spacing are best for FPGA interconnect, and show that FPGA interconnect should be electrically heterogeneous-some (~20%) of the routing tracks should be designed for maximum spee...

متن کامل

Circuit Design , Transistor Sizing and Wire Layout of FPGA Interconnect

This paper examines the electrical design of FPGA interconnect circuitry. We explore the circuit design of pass transistor and tri-state buffer routing switches, determine which transistor sizing, metal width and metal spacing are best for FPGA interconnect, and show that FPGA interconnect should be electrically heterogeneous-some (~20%) of the routing tracks should be designed for maximum spee...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2002