NBTI/HCI Modeling and Full-Chip Analysis in Design Environment
نویسنده
چکیده
Hot-carrier (HC) degradation and negative bias temperature instability (NBTI) of MOS devices are the two most important reliability concerns for deep submicron (DSM) designs. HC degradation occurs when the channel electrons are accelerated in the high electric field near the drain of the MOS device and create interface states, electron traps, or hole traps in the gate oxide near the drain. LDD structure has become the standard drain structure to alleviate HC effects and the device-based DC criteria have been used extensively to qualify devices for HC reliability. It is becoming clear that these guidelines are too conservative for DSM technologies. It is therefore strongly desirable that circuit reliability simulation using a realistic AC (transient) circuit operation condition should be on the fingertips of the circuit designers to achieve the following goals: to maximize design performance by minimizing design guard-band, to speed up timing closure by reducing design iterations and to ensure circuit reliability by fixing design reliability problems. How to fit reliability simulation into the design environment is a more interesting topic from designer’s perspective.
منابع مشابه
بررسی و مدلسازی اثر ناپایداری در دمای بالا و بایاس منفی (NBTI) و تزریق حاملهای پرانرژی (HCI) در افزارههای چندگیتی نانومتری
In this paper, analytical models for NBTI induced degradation in a P-channel triple gate MOSFET and HCI induced degradation in an N-channel bulk FinFET are presented, through solving the Reaction-Diffusion equations multi-dimensionally considering geometry dependence of this framework of equations. The new models are compared to measurement data and gives excellent results. The results interpre...
متن کاملTuna Tarim Chair, Tutorial Committee Texas Instruments
There will be four tutorial tracks on the first day of the 2003 International Symposium on Quality Electronics Design. The tutorials included in these tracks are selected among the most popular topics in today's electronics industry. The IEEE Computer Society TTTC Test Technology Educational Program continues to support ISQED with tutorials on test topics. TTTC will be organizing the tutorial t...
متن کاملMOSFET DEGRADATION DUE TO NEGATIVE BIAS TEMPERATURE INSTABILITY (NBTI) AND HOT CARRIER INJECTION (HCI) AND ITS IMPLICATIONS FOR RELIABILITY-AWARE VLSI DESIGN A Dissertation
Kufluoglu, Haldun Ph.D., Purdue University, December, 2007. MOSFET Degradation due to Negative Bias Temperature Instability (NBTI) and Hot Carrier Injection (HCI) and Its Implications for Reliability-aware VLSI Design . Major Professor: Muhammad A. Alam. The scaling trends in CMOS technology and operating conditions give rise to serious degradation mechanisms such as Negative Bias Temperature I...
متن کاملReliability of Analog-to-Digital Sigma-Delta Converters
Due to the continuously scaling down of CMOS technology, system-on-chips (SoCs) reliability becomes important in sub-90 nm CMOS node. Integrated circuits and systems applied to aerospace, avionic, vehicle transport and biomedicine are highly sensitive to reliability problems such as ageing mechanisms and parametric process variations. Novel SoCs with new materials and architectures of high comp...
متن کامل10th Int'l Symposium on Quality Electronic Design
On-chip circuit aging sources, like negative bias temperature instability (NBTI), hot-carrier injection (HCI), electromigration, and oxide breakdown, are reducing expected chip lifetimes. Being able to track the actual aging process is one way to avoid unnecessarily large design margins. This work proposes a sensing scheme that uses sets of reliability sensors capable of accurately tracking NBT...
متن کامل