Mapping the failure envelope of board-level solder joints
نویسندگان
چکیده
Single solder interconnects were subjected to a series of combined tension–shear and compression–shear tests to determine their failure load. The failure envelope of these interconnects was obtained by plotting the normal component against the shear component of the failure load. The interconnect failure force map was found to be elliptical like the failure envelopes of many materials. The failure map can be described by a simple mathematical expression to give a simple force-based criterion for combine loading of solder joints. Post mortem analyses were conducted on the solder joint specimens to identify the failure mechanisms associated with various segments of the failure map. Computational simulations of actual board tests show that the failure map obtained for joint tests provides good predictions of board-level interconnect failures and hence suggest that such failure maps are useful in the design and analysis of board assemblies subjected to mechanical loads. The industry could adopt the methodology to obtain failure envelopes for solder joints of different alloys, bump size and reflow profiles which they could later use to aid in board-level and system-level designs of their products for mechanical reliability. 2009 Published by Elsevier Ltd.
منابع مشابه
Improvement of Board Level Reliability for BGA Solder Joints Using Underfill
The underfilling BGA as an alternative to direct chip attachment for high density packaging technologies have been developed. This paper discusses the thermomechanical and metallurgical effects of underfill material and the resulting improvement in board level reliability for underfilled BGA assemblies. Finite element analysis (FEA) models were developed to predict the thermal fatigue life of t...
متن کاملFinite element modeling on electromigration of solder joints in wafer level packages
This work studies the electromigration of solder joints in an encapsulated copper post wafer level package (WLP) by finite element modeling. Experimental data showed that the electromigration failure occurs in solder joints on the printed circuit board (PCB) side due to the current crowding. In order to improve the electromigration performance on the PCB side with a copper post WLP, two new lin...
متن کاملBoard Level Reliability Evaluation of Low Silver (ag) Content Lead-free Solder Joints at Low Strain Rates
To improve the durability of lead free solder joints under high strain rates, such as drop and shock loading, some area array manufacturers have converted to low silver (Ag) content tin silver copper (SAC) solder spheres instead of the commonly accepted SAC305 solder. While the lower silver content SAC solder joints may address high strain rate shock loads, the durability of these joints under ...
متن کاملBoard Level Failure Analysis of Chip Scale Package Drop Test Assemblies
This paper presents the failure analysis results of board level drop tests. In this study, the test vehicle was designed according to the requirements of the Joint Electron Device Engineering Council (JEDEC) drop test board. The test vehicle was assembled with 15 chip scale packages (CSPs) each having 228 daisy-chained 0.5 mm pitch solder joints using Sn-3.0 wt% Ag0.5 wt% Cu (SAC305) lead free ...
متن کاملExperimental and numerical analysis of BGA lead-free solder joint reliability under board-level drop impact
Board-level solder joint reliability is very critical for handheld electronic products during drop impact. In this study, board-level drop test and finite element method (FEM) are adopted to investigate failure modes and failure mechanisms of lead-free solder joint under drop impact. In order to make all ball grid array (BGA) packages on the same test board subject to the uniform stress and str...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Microelectronics Reliability
دوره 49 شماره
صفحات -
تاریخ انتشار 2009