The FPGA Implementation of Amplitude-Locked Loop System for Co-channel Communication Chip Design

نویسندگان

  • Chia-Hung Huang
  • Yin-Chih Chen
  • Gwo-Jia Jong
چکیده

The modulated carrier is often interfered by any type of noises. The co-channel separation system is a demodulation function with dominant and subdominant signals using the receiver of modulation process system by operating at the same as the carrier modulation system. In this thesis, we adopted the field-programmable gate array (FPGA) design platform to develop and achieve the co-channel separation and demodulation chip design for the additive white Gaussian noise (AWGN) interference. In this thesis, the FPGA of Compact-RIO system are integrated and applied to attain the function of communication characteristic chip and hardware design by programming the graphical language.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Design and Implementation of Digital Demodulator for Frequency Modulated CW Radar (RESEARCH NOTE)

Radar Signal Processing has been an interesting area of research for realization of programmable digital signal processor using VLSI design techniques. Digital Signal Processing (DSP) algorithms have been an integral design methodology for implementation of high speed application specific real-time systems especially for high resolution radar. CORDIC algorithm, in recent times, is turned out to...

متن کامل

A Maximum Likelihood Combined Cognitive Radio Analysis for Amplitude-Locked Loop

The transmission system of wireless communication is induced the channel noise. The potential sources of any noise type, which make and diturb the transmission system in external or internal to the communication system for message delivering. The carrier signal mixed interference signal using the amplitude-locked loop (ALL) can be adopted to separat the co-channel system by operating at same fr...

متن کامل

Low Settling Time All Digital DLL For VHF Application

Settling time is one of the most important parameter in design of DLLs. In this paper we propose a new high speed with low settling time Delay Locked Loop (DLL) in which a digital signal processor (DSP) is used instead of using phase-frequency detector, charge pump and loop filter in conventional DLL. To have better settling time, PRP conjugate gradient algorithm is used to optimize delay of ea...

متن کامل

The Improvement of All-digital Amplitude-locked Loop Separation Analysis Combined Mimo System

The mobile communication is often interfered by any type of noises. The all digital phase-locked loop (ADPLL) system has been successfully used for decades in order to track the carrier phase of a frequency modulation (FM) signal. In this paper, we combine the ADPLL and the all-digital amplitude-locked loop (ADALL) system structure for modulation signals of the separation co-channel transmissio...

متن کامل

FPGA Can be Implemented Using Advanced Encryption Standard Algorithm

This paper mainly focused on implementation of AES encryption and decryption standard AES-128. All the transformations of both Encryption and Decryption are simulated using an iterativedesign approach in order to minimize the hardware consumption. This method can make it avery low-complex architecture, especially in saving the hardware resource in implementing theAES InverseSub Bytes module and...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2011