Fabrication of high performance thin-film transistors via pressure-induced nucleation
نویسندگان
چکیده
We report a method to improve the performance of polycrystalline Si (poly-Si) thin-film transistors (TFTs) via pressure-induced nucleation (PIN). During the PIN process, spatial variation in the local solidification temperature occurs because of a non-uniform pressure distribution during laser irradiation of the amorphous Si layer, which is capped with an SiO2 layer. This leads to a four-fold increase in the grain size of the poly-Si thin-films formed using the PIN process, compared with those formed using conventional excimer laser annealing. We find that thin films with optimal electrical properties can be achieved with a reduction in the number of laser irradiations from 20 to 6, as well as the preservation of the interface between the poly-Si and the SiO2 gate insulator. This interface preservation becomes possible to remove the cleaning process prior to gate insulator deposition, and we report devices with a field-effect mobility greater than 160 cm(2)/Vs.
منابع مشابه
High-temperature performance of MoS2 thin-film transistors: Direct current and pulse current-voltage characteristics
Articles you may be interested in Selective chemical vapor sensing with few-layer MoS2 thin-film transistors: Comparison with graphene devices Appl. Growth-substrate induced performance degradation in chemically synthesized monolayer MoS2 field effect transistors Appl. Fabrication of stretchable MoS2 thin-film transistors using elastic ion-gel gate dielectrics Appl. High-performance organic thi...
متن کاملProcess Optimization of Deposition Conditions for Low Temperature Thin Film Insulators used in Thin Film Transistors Displays
Deposition process for thin insulator used in polysilicon gate dielectric of thin film transistors are optimized. Silane and N2O plasma are used to form SiO2 layers at temperatures below 150 ºC. The deposition conditions as well as system operating parameters such as pressure, temperature, gas flow ratios, total flow rate and plasma power are also studied and their effects are discussed. The p...
متن کاملOrganic Thin Film Transistors with Polyvinylpyrrolidone / Nickel Oxide Sol-Gel Derived Nanocomposite Insulator
Polyvinylpyrrolidone / Nickel oxide (PVP/NiO) dielectrics were fabricated with sol-gel method using 0.2 g of PVP at different working temperatures of 80, 150 and 200 ºC. Structural properties and surface morphology of the hybrid films were investigated by X- Ray diffraction (XRD) and Scanning Electron Microscope (SEM) respectively. Energy dispersive X-ray spec...
متن کاملLiquid-crystalline processing of highly oriented carbon nanotube arrays for thin-film transistors.
We introduce a simple solution-based method for the fabrication of highly oriented carbon nanotube (CNT) arrays to be used for thin-film transistors. We exploit the liquid-crystalline behavior of a CNT solution near the receding contact line during tilted-drop casting and produced long-range nematic-like ordering of carbon nanotube stripes caused by confined micropatterned geometry. We further ...
متن کاملHigh-Performance Low-Temperature Polycrystalline-Silicon Thin Film Transistors with Submicron-Dot-Array Doped Active Channel
A novel method named as submicron-dot-array (SDA) doping is developed for the fabrication of low-temperature polycrystallinesilicon thin film transistors (TFTs). All electrical parameters are improved by employing SDA structure. It is worth mentioning that the mobility of fabricated device is 4 times of conventional TFTs. The proposed SDA method has great potential for system-onpanel applications.
متن کامل