An Embedded Core DFT Scheme to Obtain Highly Compressed Test Sets
نویسندگان
چکیده
This paper presents a novel design-for-test (DFT) technique that allows core vendors to reduce the test complexity of a core they are trying to market. The idea is to design a core so that it can be tested with a very small number of test vectors. The I/O pins of such a “designed for high test compression” (DFHTC) core are identical to the I/O pins of an ordinary core. For the system integrator, testing a DFHTC core is identical to testing an ordinary core. The only difference is that the DFHTC core has a significantly smaller number of test vectors resulting in less test data as well as less test time (fewer scan vectors). This is achieved by carefully combining a parallel “test per clock” BIST scheme inside the core with the normal external testing scheme using a tester. The BIST structure inside the core generates weighted pseudo-random test vectors which detect a large number of faults in the core. Results indicate that such DFHTC cores have a significantly smaller number of test vectors than their ordinary counterparts thereby greatly reducing test time and test storage.
منابع مشابه
Matrix-Based Test Vector Decompression Using an Embedded Processor
This paper describes a new compression/decompression methodology for using an embedded processor to test the other components of a system-on-a-chip (SoC). The deterministic test vectors for each core are compressed using matrix-based operations that significantly reduce the amount of test data that needs to be stored on the tester. The compressed data is transferred from the tester to the proce...
متن کاملComments on “Balanced Redundancy Utilization in Embedded Memory Cores for Dependable Systems”
Formerly, IC manufacturers applied DFT and BIST to increase yield and the reliability. However, how to balance redundancy utilization in an embedded memory core is still not known. Choi et al. proposed an approach to balance DFT and BIST. In this paper, some technical background is commented.
متن کاملA Tamper-Detection Scheme for BTC-Compressed Images with High-Quality Images
This paper proposes a novel image authentication scheme, aiming at tampering detection for block truncation coding (BTC) compressed image. The authentication code is generated by using the random number generator with a seed, and the size of the authentication code is based on the user’s requirement, with each BTC-compressed image block being used to carry the authentication code using the data...
متن کاملAnalogue Core-Based Test-Pattern Generation*
– Core-based testing, which is described by the proposed IEEE standard P1500, is an effective test method for Systems-on-Chip (SOC) containing embedded cores. This test method is usable for all classes of digital cores and provides solutions that allow automatic identification and configuration of testability features in SOC containing embedded cores. In this moment, IEEE P1500 is restricted to...
متن کاملTheoretical Study of electronic Structure of [CoF6]3" Complex embedded in Nano-Ring
Density functional theory calculations (DFT), as well as hybrid methods (B3LYP) for Bi8N18-[CoF6]3- complexhave been carried out to study the non-bonded interaction. The geometry of the 1313N18 has been optimized atB3LYP method with EPR-II basis set and geometry of the [CoF6]3 have been optimized at B3LYP method withDe12-TZVP basis set and Stuttgart RSC 1997 Effective Core Potential. The electr...
متن کامل