Assessing Merged DRAM Logic Technology Submitted to Integration the VLSI Journal

نویسندگان

  • Yong Bin Kim
  • Tom W Chen
چکیده

This paper describes the impact of DRAM process on the logic circuit performance of Memory Logic Merged Integrated Circuit and the alternative circuit design technology to o set the performance penalty Extensive circuit and routing simulations have been performed to study the logic circuit performance degradation when the merged chip is implemented on DRAM process Three logic processes m m and m and two corresponding contemporary DRAM Mb and Mb processes have been selected for the study knowing that the performance di erence between the logic and DRAM processes can be extrapolated for the advanced processes The simulation results show that the logic circuit performance is degraded about on DRAM process including the increased interconnect delay due to less interconnect layers available in DRAM process The silicon area is increased up to depending on the number of net and components when implementing a logic circuit in a DRAM process Simulation results show that the performance penalty can be well o set if the same circuit used in the simulation is implemented using dynamic circuit techniques

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

FlexRAM Architecture Design Parameters

Steady advances in VLSI technology and, in particular, Merged Logic and DRAM (MLD) technology are helping Processor-In-Memory (PIM) chips become more feasible and attractive. FlexRAM is an ongoing PIM project at the University of Illinois. In this report, we summarize some architectural aspects of the system and provide a detailed study of the energy consumption of the chip. In our analysis, we...

متن کامل

2010 - 9 - 20 John Wawrzynek and Krste Asanovic ́ with John Lazzaro CS 250 VLSI System Design Lecture 5 – System

A general-purpose 3D-LSI platform technology for a high-capacity stacked memory integrated on a logic device was developed for high-performance, power-efficient, and scalable computing. SMAFTI technology [1-5], featuring an ultra-thin organic interposer with high-density feedthrough conductive vias, was introduced for interconnecting the 3D stacked memory and the logic device. A DRAM-compatible...

متن کامل

Embedded Memories in System Design: Technology, Application, Design and Tools

First, background will be provided on embedded DRAM process, circuit and market issues. The term system-on-silicon has been used to denote the integration of random logic, processor cores, SRAMs, ROMs, and analog components on the same die. But up to recently, one major component had been missing: high-density DRAMs. Today's technologies allow the integration of significant amounts of DRAM memo...

متن کامل

Embedded DRAM: Technology platform for the Blue Gene/L chip

The Blue Genet/L chip is a technological tour de force that embodies the system-on-a-chip concept in its entirety. This paper outlines the salient features of this 130-nm complementary metal oxide semiconductor (CMOS) technology, including the IBM unique embedded dynamic random access memory (DRAM) technology. Crucial to the execution of Blue Gene/L is the simultaneous instantiation of multiple...

متن کامل

Dynamically Variable Line-Size Cache Architecture for Merged DRAM/Logic LSIs

This paper proposes a novel cache architecture suitable for merged DRAM/logic LSIs, which is called “dynamically variable line-size cache (D-VLS cache).” The D-VLS cache can optimize its line-size according to the characteristic of programs, and attempts to improve the performance by exploiting the high on-chip memory bandwidth on merged DRAM/logic LSIs appropriately. In our evaluation, it is o...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 1998