A Reliable Architecture for Parallel Implementations of the Advanced Encryption Standard

نویسندگان

  • Giorgio Di Natale
  • M. Doulcier
  • Marie-Lise Flottes
  • Bruno Rouzeyre
چکیده

This paper presents an on-line self-test architecture for hardware implementation of the Advanced Encryption Standard (AES). The solution exploits the inherent spatial replications of a parallel architecture for implementing functional redundancy at low cost. We show that the solution is very effective for on-line fault detection while keeping the area overhead very low. Moreover, the architectural modification for on-line test does not weaken the device with respect to side-channel attacks based on power analysis.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

FPGA Can be Implemented Using Advanced Encryption Standard Algorithm

This paper mainly focused on implementation of AES encryption and decryption standard AES-128. All the transformations of both Encryption and Decryption are simulated using an iterativedesign approach in order to minimize the hardware consumption. This method can make it avery low-complex architecture, especially in saving the hardware resource in implementing theAES InverseSub Bytes module and...

متن کامل

A Reliable Architecture for Substitution Boxes in Integrated Cryptographic Devices

In this paper we propose an on-line self-test architecture for hardware implementations of Advanced Encryption Standard (AES). The solution assumes a parallel architecture and exploits the inherent spatial replications of this implementation. Because Substitution boxes (S-Box) represent the largest hardware in this architecture, we focus on faults affecting these S-Boxes and propose a trade-off...

متن کامل

On-Line Self-Test of AES Hardware Implementations

In this paper we propose an on-line self-test architecture for hardware implementations of Advanced Encryption Standard (AES). The solution assumes a parallel architecture and exploits the inherent spatial replications of this implementation. Because Substitution boxes (S-Box) represent the largest hardware in this architecture, we focus on faults affecting these S-Boxes and propose a trade-off...

متن کامل

High Performance Data Encryption based on Advanced Encryption Standard using FPGA

Many digital services, such as confidential video conferencing, medical, military imaging systems and the rapid progress of Internet, require reliable security and encryption in real time to store and transmit these digital images/videos.In this paper, a parallel implementation of the advanced encryption standard (AES) using pipelining technique is proposed. For more security, a pseudo random s...

متن کامل

Advanced Encryption Standard Algorithm versus Extreme Learning Machine Based Weight: a Comparative Study

Advanced Encryption Standard (AES) is being widely used ciphering/deciphering system has emerged as a standard benchmark. Due to rapid advancement in the hardware specifications, the architecture security of AES became a major concern. Furthermore, the newly developed machine learning dependent encryption architecture called Extreme Learning Machine Based Weight (ELMWi) appears more suitable fo...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • J. Electronic Testing

دوره 25  شماره 

صفحات  -

تاریخ انتشار 2009